CY7C1292DV18
CY7C1294DV18
Application Example[1]
|
|
|
| SRAM #1 | R = 250οη∝σ |
| SRAM #4 | ZQ R = 250οη∝σ | |||
|
|
|
| R W |
|
| ZQ |
| R W |
| |
|
| Vt |
| B |
| CQ/CQ# |
| B | CQ/CQ# | ||
|
|
| D | P P | W |
| Q | D | P P | W | Q |
|
|
| S S | S |
| S S | S | ||||
|
| R |
|
|
|
|
| ||||
|
| A | # # # | C C# K K# | A | # # # | C C# K K# | ||||
|
| DATA IN |
|
|
|
|
|
|
|
|
|
|
| DATA OUT |
|
|
|
|
|
| Vt |
|
|
|
| Address |
|
|
|
|
|
| Vt |
|
|
|
| RPS# |
|
|
|
|
|
| R |
|
|
BUS |
|
|
|
|
|
|
|
|
|
| |
| WPS# |
|
|
|
|
|
|
|
|
| |
MASTER |
|
|
|
|
|
|
|
|
| ||
BWS# |
|
|
|
|
|
|
|
|
| ||
(CPU |
|
|
|
|
|
|
|
|
|
| |
CLKIN/CLKIN# |
|
|
|
|
|
|
|
|
| ||
or |
| Source K |
|
|
|
|
|
|
|
|
|
ASIC) |
|
|
|
|
|
|
|
|
|
| |
| Source K# |
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| |
|
| Delayed K |
|
|
|
|
|
|
|
|
|
|
| Delayed K# |
|
|
|
|
|
|
|
|
|
|
| R | R = 50οη∝σ | Vt = Vddq/2 |
|
|
|
|
|
|
Truth Table[2, 3, 4, 5, 6, 7]
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Operation | K |
| RPS |
|
| WPS | DQ | DQ | |||||||
|
|
|
|
|
|
|
|
|
| ||||||
Write Cycle: |
| X |
|
| L | D(A + 0) at K(t) ↑ | D(A + 1) at |
|
| ||||||
|
| K(t) ↑ | |||||||||||||
Load address on the rising edge of | K | clock; input write |
|
|
|
|
|
|
|
|
|
|
|
|
|
data on K and K rising edges. |
|
|
|
|
|
|
|
|
|
|
|
|
| ||
Read Cycle: |
| L |
|
| X | Q(A + 0) at |
|
| Q(A + 1) at C(t + 2) ↑ | ||||||
|
| C(t + 1)↑ | |||||||||||||
Load address on the rising edge of K clock; wait one |
|
|
|
|
|
|
|
|
|
|
|
|
| ||
and a half cycle; read data on C and C rising edges. |
|
|
|
|
|
|
|
|
|
|
|
|
| ||
NOP: No Operation |
| H |
|
| H | D = X, | D = X, | ||||||||
|
|
|
|
|
|
|
|
|
| Q = | Q = | ||||
Standby: Clock Stopped | Stopped |
| X |
|
| X | Previous State | Previous State |
Write Cycle Descriptions (CY7C1292DV18) [2, 8]
|
|
|
|
|
|
|
|
|
|
|
| BWS0 |
| BWS1 | K |
| K | Comments | |||
| L |
| L |
| – | During the Data portion of a Write sequence: both bytes (D[17:0]) are written into the device. | ||||
| L |
| L | – | During the Data portion of a Write sequence: both bytes (D[17:0]) are written into the device. | |||||
| L |
| H |
| – | During the Data portion of a Write sequence: only the lower byte (D[8:0]) is written into the | ||||
|
|
|
|
|
|
|
|
|
| device. D[17:9] will remain unaltered. |
| L |
| H | – | During the Data portion of a Write sequence: only the lower byte (D[8:0]) is written into the | |||||
|
|
|
|
|
|
|
|
|
| device. D[17:9] will remain unaltered. |
| H |
| L |
| – | During the Data portion of a Write sequence: only the upper byte (D[17:9]) is written into the | ||||
|
|
|
|
|
|
|
|
|
| device. D[8:0] will remain unaltered. |
| H |
| L | – | During the Data portion of a Write sequence: only the upper byte (D[17:9]) is written into the | |||||
|
|
|
|
|
|
|
|
|
| device. D[8:0] will remain unaltered. |
| H |
| H |
| – | No data is written into the devices during this portion of a Write operation. | ||||
| H |
| H | – | No data is written into the devices during this portion of a Write operation. |
Notes:
1.The above application shows four
2.X = “Don't Care,” H = Logic HIGH, L= Logic LOW, ↑represents rising edge.
3.Device will
4.“A” represents address location latched by the devices when transaction was initiated. A + 0, A + 1 represents the internal address sequence in the burst.
5.“t” represents the cycle at which a Read/Write operation is started. t + 1 and t + 2 are the first and second clock cycles respectively succeeding the “t” clock cycle.
6.Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
7.It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.
8.Assumes a Write cycle was initiated per the Write Port Cycle Description Truth Table. NWS0, NWS1, BWS0, BWS1, BWS2 and BWS3 can be altered on different portions of a Write cycle, as long as the
Document #: | Page 7 of 23 |
[+] Feedback