Cypress manual Application Example1, Write Cycle Descriptions CY7C1292DV18 2, Rps Wps, Bws

Page 7

CY7C1292DV18

CY7C1294DV18

Application Example[1]

 

 

 

 

SRAM #1

R = 250οη∝σ

 

SRAM #4

ZQ R = 250οη∝σ

 

 

 

 

R W

 

 

ZQ

 

R W

 

 

 

Vt

 

B

 

CQ/CQ#

 

B

CQ/CQ#

 

 

 

D

P P

W

 

Q

D

P P

W

Q

 

 

 

S S

S

 

S S

S

 

 

R

 

 

 

 

 

 

 

A

# # #

C C# K K#

A

# # #

C C# K K#

 

 

DATA IN

 

 

 

 

 

 

 

 

 

 

 

DATA OUT

 

 

 

 

 

 

Vt

 

 

 

 

Address

 

 

 

 

 

 

Vt

 

 

 

 

RPS#

 

 

 

 

 

 

R

 

 

BUS

 

 

 

 

 

 

 

 

 

 

 

WPS#

 

 

 

 

 

 

 

 

 

MASTER

 

 

 

 

 

 

 

 

 

BWS#

 

 

 

 

 

 

 

 

 

(CPU

 

 

 

 

 

 

 

 

 

 

CLKIN/CLKIN#

 

 

 

 

 

 

 

 

 

or

 

Source K

 

 

 

 

 

 

 

 

 

ASIC)

 

 

 

 

 

 

 

 

 

 

 

Source K#

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Delayed K

 

 

 

 

 

 

 

 

 

 

 

Delayed K#

 

 

 

 

 

 

 

 

 

 

 

R

R = 50οη∝σ

Vt = Vddq/2

 

 

 

 

 

 

Truth Table[2, 3, 4, 5, 6, 7]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Operation

K

 

RPS

 

 

WPS

DQ

DQ

 

 

 

 

 

 

 

 

 

 

Write Cycle:

L-H

 

X

 

 

L

D(A + 0) at K(t)

D(A + 1) at

 

 

 

 

K(t)

Load address on the rising edge of

K

clock; input write

 

 

 

 

 

 

 

 

 

 

 

 

 

data on K and K rising edges.

 

 

 

 

 

 

 

 

 

 

 

 

 

Read Cycle:

L-H

 

L

 

 

X

Q(A + 0) at

 

 

Q(A + 1) at C(t + 2)

 

 

C(t + 1)

Load address on the rising edge of K clock; wait one

 

 

 

 

 

 

 

 

 

 

 

 

 

and a half cycle; read data on C and C rising edges.

 

 

 

 

 

 

 

 

 

 

 

 

 

NOP: No Operation

L-H

 

H

 

 

H

D = X,

D = X,

 

 

 

 

 

 

 

 

 

 

Q = High-Z

Q = High-Z

Standby: Clock Stopped

Stopped

 

X

 

 

X

Previous State

Previous State

Write Cycle Descriptions (CY7C1292DV18) [2, 8]

 

 

 

 

 

 

 

 

 

 

 

 

BWS0

 

BWS1

K

 

K

Comments

 

L

 

L

L-H

 

During the Data portion of a Write sequence: both bytes (D[17:0]) are written into the device.

 

L

 

L

L-H

During the Data portion of a Write sequence: both bytes (D[17:0]) are written into the device.

 

L

 

H

L-H

 

During the Data portion of a Write sequence: only the lower byte (D[8:0]) is written into the

 

 

 

 

 

 

 

 

 

 

device. D[17:9] will remain unaltered.

 

L

 

H

L-H

During the Data portion of a Write sequence: only the lower byte (D[8:0]) is written into the

 

 

 

 

 

 

 

 

 

 

device. D[17:9] will remain unaltered.

 

H

 

L

L-H

 

During the Data portion of a Write sequence: only the upper byte (D[17:9]) is written into the

 

 

 

 

 

 

 

 

 

 

device. D[8:0] will remain unaltered.

 

H

 

L

L-H

During the Data portion of a Write sequence: only the upper byte (D[17:9]) is written into the

 

 

 

 

 

 

 

 

 

 

device. D[8:0] will remain unaltered.

 

H

 

H

L-H

 

No data is written into the devices during this portion of a Write operation.

 

H

 

H

L-H

No data is written into the devices during this portion of a Write operation.

Notes:

1.The above application shows four QDR-II being used.

2.X = “Don't Care,” H = Logic HIGH, L= Logic LOW, represents rising edge.

3.Device will power-up deselected and the outputs in a tri-state condition.

4.“A” represents address location latched by the devices when transaction was initiated. A + 0, A + 1 represents the internal address sequence in the burst.

5.“t” represents the cycle at which a Read/Write operation is started. t + 1 and t + 2 are the first and second clock cycles respectively succeeding the “t” clock cycle.

6.Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.

7.It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.

8.Assumes a Write cycle was initiated per the Write Port Cycle Description Truth Table. NWS0, NWS1, BWS0, BWS1, BWS2 and BWS3 can be altered on different portions of a Write cycle, as long as the set-up and hold requirements are achieved.

Document #: 001-00350 Rev. *A

Page 7 of 23

[+] Feedback

Image 7
Contents Selection Guide FeaturesConfigurations Functional DescriptionLogic Block Diagram CY7C1294DV18 Logic Block Diagram CY7C1292DV18Doff TMS TDI Pin Configurations Ball Fbga 13 x 15 x 1.4 mm PinoutQ34 Pin Definitions Functional Overview DLL BWS Application Example1Write Cycle Descriptions CY7C1292DV18 2 RPS WPSWrite Cycle Descriptions CY7C1294DV18 2 Ieee 1149.1 Serial Boundary Scan Jtag Idcode EXIT2-IR UPDATE-DR UPDATE-IR TAP Controller State Diagram9Parameter Description Test Conditions Min Max Unit TAP Controller Block DiagramHold Times TAP AC Switching Characteristics Over the Operating Range13TAP Timing and Test Conditions13 Parameter Description Min Max UnitRegister Name Bit Size Identification Register DefinitionsScan Register Sizes Instruction CodesBit # Bump ID Boundary Scan OrderDLL Constraints Power-Up Sequence in QDR-II SramPower-up Waveforms Power-Up SequenceCapacitance Electrical Characteristics Over the Operating Range12Maximum Ratings Operating RangeTest conditions follow standard test 28.51 Thermal Resistance21AC Test Loads and Waveforms Parameter Description Test Conditions Fbga UnitDLL Timing Switching Characteristics Over the Operating Range22Set-up Times Output TimesWrite NOP Switching Waveforms27, 28Read/Write/Deselect Sequence Write ReadOrdering Information PIN 1 Corner Package DiagramSYT ECN No Issue Date Orig. Description of ChangeDocument History REV