Xilinx XAPP169 manual Micron Sdram Memory, KM29U64000T Read Timing

Page 9

MP3 NG: A Next Generation Consumer Platform

R

CLE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCEH

CE

 

 

 

 

 

 

 

 

 

 

 

tWC

 

 

 

 

 

 

 

 

tCHZ

 

 

 

 

 

 

 

 

 

 

WE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tWB

 

 

 

 

 

 

 

 

 

 

tAR2

 

 

 

 

 

tCRY

ALE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tR

 

tRC

 

 

 

tRHZ

 

 

 

 

 

 

 

 

 

RE

 

 

 

 

 

 

 

 

»

 

 

 

 

 

tRR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

I/O 0 - 7

00h or 01h

A 0 ~ A 7

A9 ~ A 16

A17 ~ A 22

Dout N

Dout N+1

Dout N+2

Dout N+3

»

Dout 527

»

 

 

Column

Page(Row)

 

 

 

 

t RB

 

 

 

 

 

 

 

 

 

Address

Address

 

 

 

 

 

 

R/ B

 

 

 

Busy

 

 

 

 

 

 

Figure 9: KM29U64000T Read Timing

(Courtesy Samsung Semiconductor)

Micron SDRAM Memory

The SDRAM memory chosen for this design is the MT48LC1M16A1S - 512K x 16 x 2 bank device from Micron Semiconductor. This device is available in speed grades from 125 to 166 MHz operating over an LVTTL synchronous interface. Figure 10 shows the block diagram for this device. Figure 11 shows the MT48LC1M16A1 read timing of the device. The complete data sheet for the MT48LC1M16 can be found at the following URL:

http://www.micron.com/mti/msp/pdf/datasheets/16MSDRAMx16.pdf

XAPP169 (v1.0) November 24, 1999

www.xilinx.com

9

 

1-800-255-7778

 

Image 9
Contents Summary MP3 NG a Next Generation Consumer PlatformIntroduction MP3 BackgroundSolution Overview MP3 TechnologyMP3 NG a Next Generation Consumer Platform IDT RC32364 RISController MP3 NG System Block DiagramRC32364 Block Diagram RC32364 Read Timing Crystal CS4343 Stereo DAC CS4343 Block DiagramControl Port Timing Samsung Flash Memory KM29U64000T Block DiagramKM29U64000T Read Timing Micron Sdram MemoryMT48LC1M16A1 Block Diagram Function Controller National SemiconductorSoftware Architecture System ImplementationMP3 Decoder and Audio ISR UI ManagerMemory Manager Xilinx SpartanBlock Mapping Code InitializationIP Bus Controller Fpga Logic Block DiagramCPU Interface CPU Interface Block DiagramCpumasterclk LCD ControllerLCD Controller Interface Signal Summary LCD Controller Block DiagramMemory Interface Memory Interface Block DiagramSdram Controller Interface Signal Summary Type Description Sdram ControllerFlash Controller Performance Error HandlingIrda Controller Irda Controller Block DiagramAudio DAC Interface Audio DAC Interface Block DiagramTouch Screen Interface Audio DAC Interface Signal Summary Type DescriptionConclusion Spartan Device SelectionTotal 500 137 References Date Version # Revision 11/24/99 Initial release Revision History

XAPP169 specifications

Xilinx XAPP169 is a pioneering application note that delves into the design and implementation of high-performance digital signal processing (DSP) systems. It serves as a reference guide for engineers and designers looking to leverage Xilinx Field Programmable Gate Arrays (FPGAs) for sophisticated DSP applications. The document provides a comprehensive overview of the techniques and methodologies necessary to harness the power and flexibility of FPGA technology in DSP design.

One of the main features of XAPP169 is its focus on the integration of various DSP functions, including filtering, modulation, and Fourier transforms. By utilizing the inherent parallelism of FPGAs, designers can achieve significant performance enhancements compared to traditional DSP implementations. This parallel processing capability allows for real-time processing of high-bandwidth signals, making XAPP169 ideal for applications such as telecommunications, aerospace, and medical imaging.

The application note emphasizes the use of Xilinx’s advanced tools and libraries, such as the Xilinx System Generator for DSP and the Xilinx Vivado Design Suite. These tools facilitate the modeling, simulation, and synthesis of DSP algorithms tailored to specific requirements, enabling a rapid development cycle. By providing pre-optimized building blocks and IP cores, XAPP169 streamlines the design process, reducing time-to-market for new products and innovations.

Additionally, XAPP169 highlights the ability to leverage high-speed serial transceivers present in Xilinx FPGAs. These transceivers enable reliable transmission of data across long distances with minimized latency and optimized bandwidth utilization. The application note outlines various techniques for managing signal integrity and maximizing throughput, ensuring that designs can meet the stringent requirements of modern DSP applications.

Another characteristic of XAPP169 is its attention to resource utilization and optimization strategies. The document discusses how to balance performance with area and power consumption, which is crucial in embedded applications where space and power are at a premium. By employing advanced synthesis strategies and leveraging the capabilities of Xilinx’s architecture, designers can create efficient and scalable DSP systems.

In summary, Xilinx XAPP169 serves as an invaluable resource for engineers seeking to harness the capabilities of FPGAs in DSP applications. With its focus on high-performance design, integration of advanced tools, and optimization strategies, it opens up new possibilities for innovation in various fields where digital signal processing is essential.