ADC12 Registers
20-26 ADC12
ADC12IE, ADC12 Interrupt Enable Register
15 14 13 12 11 10 9 8
ADC12IE15 ADC12IE14 ADC12IE13 ADC12IE12 ADC12IE11 ADC12IE10 ADC12IE9 ADC12IE8
rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0)
76543210
ADC12IE7 ADC12IE6 ADC12IE5 ADC12IE4 ADC12IE3 ADC12IE2 ADC12IE1 ADC12IE0
rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0)
ADC12IEx Bits
15-0 Interrupt enable. These bits enable or disable the interrupt request for the
ADC12IFGx bits.
0 Interrupt disabled
1 Interrupt enabled
ADC12IFG, ADC12 Interrupt Flag Register
15 14 13 12 11 10 9 8
ADC12
IFG15 ADC12
IFG14 ADC12
IFG13 ADC12
IFG12 ADC12
IFG11 ADC12
IFG10 ADC12
IFG9 ADC12
IFG8
rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0)
76543210
ADC12
IFG7 ADC12
IFG6 ADC12
IFG5 ADC12
IFG4 ADC12
IFG3 ADC12
IFG2 ADC12
IFG1 ADC12
IFG0
rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0) rw(0)
ADC12IFGx Bits
15-0 ADC12MEMx Interrupt flag. These bits are set when corresponding
ADC12MEMx is loaded with a conversion result. The ADC12IFGx bits are
reset if the corresponding ADC12MEMx is accessed, or may be reset with
software.
0 No interrupt pending
1 Interrupt pending