SD16_A Registers
22-15SD16_A
SD16CTL, SD16_A Control Register
15 14 13 12 11 10 9 8
Reserved SD16XDIV SD16LP
r0 r0 r0 r0 rw0 rw0 rw0 rw0
76543210
SD16DIVx SD16SSELx SD16
VMIDON SD16
REFON SD16OVIE Reserved
rw0 rw0 rw0 rw0 rw0 rw0 rw0 r0
Reserved Bits
15-12 Reserved
SD16XDIV Bits
11-9 SD16_A clock divider
000 /1
001 /3
010 /16
011 /48
1xx Reserved
SD16LP Bit 8 Low power mode. This bit selects a reduced speed, reduced power mode
0 Low-power mode is disabled
1 Low-power mode is enabled. The maximum clock frequency for the
SD16_A is reduced.
SD16DIVx Bits
7-6 SD16_A clock divider
00 /1
01 /2
10 /4
11 /8
SD16SSELx Bits
5-4 SD16_A clock source select
00 MCLK
01 SMCLK
10 ACLK
11 External TACLK
SD16_A
VMIDON Bit 3 VMID buffer on
0Off
1On
SD16_A
REFON Bit 2 Reference generator on
0 Reference off
1 Reference on
SD16OVIE Bit 1 SD16_A overflow interrupt enable. The GIE bit must also be set to enable the
interrupt.
0 Overflow interrupt disabled
1 Overflow interrupt enabled
Reserved Bit 0 Reserved