7.3.1Power-Down Timing Sequence
PWR_DN
RESET
MCLK
SCLK
LRCLK
SDATA
1 ms
Figure 7−2. Power-Down Timing Sequence
In
7.4 Test Mode
Normal Operation
Terminal 9 (TEST) is tied low in normal operation. This function is reserved for factory test and must not be asserted.
7.5 Internal Interface
Figure 7−3 shows the flow chart of the interface between the microcontroller and its peripheral blocks.
7.6 GPI Terminal Programming
During initialization, the microcontroller fetches a control byte from its EEPROM or receives a command from I2C.
7.6.1GPI Interface
The six GPI terminals are programmed to operate as indicated in Table 7−1.
7−4