Emerson CC1000DM PCI Identification Values, Vendor Device Subsystem ID hex, PCI 6254 Bridge Mode

Page 43

P M C / P C I I N T E R F A C E

PCI Identification Values

. . . . .

.P.C.I. .I D. .E.N. .T.I .F.I C. .A. T. I.O. .N. .V. A. .L.U. E. .S. . . . . . . . . . . . . . . . . . . . . . .

Each CC1000dm configuration has a unique set of identification values. The base address for these values is determined by the CC1000dm’s location in the cPCI rack and the baseboard. The standard PCI hex offsets are:

Vendor ID

0016

Device ID

0216

Subsystem Vendor ID

2C16

Subsystem ID

2E16

All of these values are two bytes wide (half-word). Please refer to the PLX PCI 6254 data book for more information. The following table lists the identification values for the different CC1000dm configurations:

 

Vendor

Device

Subsystem

Table 3-7:

ID (hex):

ID (hex):

Vendor ID (hex):

PCI Identification Values

 

 

 

3388

20

 

Subsystem Device ID (hex):

PCI 6254 Bridge Mode:

Transparent

21

1223

3A

Non-transparent

Table 3-8:

Debug Header Pin Assignments (JP1, JP2)

.J .T.A.G. . H. .E.A. D. .E.R. S. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .

Each processor PMC slot has a 10-pin debug header (see Fig. 2-5). These headers are located at JP1 (PMC1) and JP2 (PMC2) to provide easy access to the following signals in Table 3-8:

Pin:

 

Signal:

 

Pin:

 

Signal:

1

 

TCK

 

2

 

ground

 

 

 

 

 

 

 

 

 

 

 

 

 

3

 

TDO

 

4

 

5V (fused)

 

 

 

 

 

 

 

5

 

TMS

 

6

 

no connect

 

 

 

 

 

 

 

7

 

no connect

 

8

 

no connect

 

 

 

 

 

 

 

9

 

TDI

 

10

 

ground

 

 

 

 

 

 

 

The signals for the JTAG header are defined as follows:

TCK: Test Clock Input is clock state information and test data into and out of PMC slots dur- ing the test access port (TAP) operation. Scan data is latched at the rising edge of this signal.

10004281-02

CC1000dm User’s Manual 3-11

Image 43
Contents CC1000dm Revision Level Principal Changes Date Regulatory Agency Warnings & Notices EC Declaration of Conformity Contents Bridge Eeprom PCI Bridge Features PMC Module InstallationFigures G u r e s Tables Ta b l e s Registers G i s t e r s Overview Functional Overview N. .C.T.I.O. N. .A. L. . O. .V.E. R. .V.I.E.WProduct Certification Type SpecificationRoHS Compliance Device / Interface Document Terminology and NotationTechnical References Additional InformationDocument 6CC1000dm User’s Manual 10004281-02 Width Depth SetupComponent Map, Top rev CC1000dm Circuit BoardCC1000dm Circuit Board Identification Numbers Connectors Fuses and Jumpers Jumper/Header Locations, Top View Multiple Option Selection JP3 CC1000dm SetupSignal Name Bit Selection CC1000dm SetupJumper Position ModeSel Signal NamePin Signal Bit Selection JumperTypical Current Voltage Range Amps Power RequirementsEnvironmental Considerations Operational ChecksS. E. .T. .M. E. .T.H. O. .D.S Non-transparent Reset MethodsO. U. .B. L. E. .S.H. O. .O. T. I. N. .G Troubleshooting14CC1000dm User’s Manual 10004281-02 PMC/PCI Interface Volts PMC Module InstallationDevice Mapping C / P C I I N T E R F a C EInterrupt System controller modes Base cPCI Interrupt Transparent Mode Assignment SecondaryTiming Interrupts Base PCIInternal Arbiter Control Register CC1000dm Request/Grant Local PCI Bus Device Bridge Eeprom I.D. G. .E. .E.E. P. .R.O. MPCI 6254 Configuration Registers Power Management CSR PCI 6254 Configuration Registers38h Reserved Status PCI Identification Values PCI 6254 Bridge ModeVendor Device Subsystem ID hex I. .B.U. S. . C. .O. N. .T.R. O. .L. .S.I.G. N. .A.L. S PCI Bus Control SignalsPCI Bus Control Signals Pin J11 J12 J13 J14 PMC Connector Pin AssignmentsJ23 J24 Pin J21 J22 Pin J11J13 J14 Pin J11 J12 Pin J21Pin J21 J22 J23 J24 Carrier Card BUS Interface Arbitration and Device Selection O. C. .K. .G. E. .N. E. R. .A.T. I.O. .NModel Description Hot SwapHot Swap ImplementationSignal Description CC1000dm Control SignalsPin Row Z Row a Row B Row C Row D Row E Row F Pin Row Z Row a Row B Row C Row D Row E Backplane Connector Pin AssignmentsPin Row a Row B Row C Row D Row E Row F Row FPin Row a Row B Row C Row D Row E Backplane Connector Pin Assignments 10CC1000dm User’s Manual 10004281-02 PrPMC CPCIO s s a r y Index D e Page W. a r t e s y n c p . c o m