Inova ICP-PII user manual CLK6 GND FWTPA+ Fwtpa HCS0#

Page 42

InterfacesICP-PIII

Table 3.06 Inova’s ICP-PIII 32-Bit CompactPCI J2 Pin Assignment for Rear I/O (C)

Pin Nr

Row A

Row B

Row C

Row D

Row E

 

 

 

 

 

 

J2-22

-

-

-

-

-

J2-21

CLK6

GND

FW_TPA+

FW_TPA-

HCS0#

 

 

 

 

 

 

J2-20

CLK5

GND

HADR0

GND

HRST#

J2-19

GND

GND

HADR1

FW_TPB+

FW_TPB-

 

 

 

 

 

 

J2-18

LPT-STP3)

LPT-PE3)

HADR2

GND

HCS1#

J2-17

LPT-AFD3)

GND

PRST#

REQ6#

GNT6#

J2-16

LPT-D03)

LPT-ACK3)

[DEG# = LPT-

GND

(UBAT)5)

 

 

 

D0]

 

 

J2-15

LPT-ERR3)

GND

[FAL# = LPT-

REQ5#

GNT5#

 

 

 

D1]

 

 

J2-14

LPT-D13)

LPT-SLCT3)

H5V(1A)

GND

HD0

J2-13

LPT-INIT3)

GND

V(I/O)

HD1

HD2

J2-12

LPT-D23)

HIOW#

USB2-DATA+2)

GND

HD3

J2-11

LPT-SLIN3)

GND

V(I/O)

HD4

HD5

J2-10

LPT-D33)

HIOR#

USB2-DATA-2)

GND

HD6

J2-09

LPT-D43)

GND

V(I/O)

HD7

HD8

J2-08

LPT-D53)

HIRQ15

HDMARQ

GND

HD9

J2-07

LPT-BUSY3)

GND

V(I/O)

HD10

HD11

 

 

 

 

 

 

J2-06

LPT-D63)

-

HDMACK

GND

HD12

J2-05

LPT-D73)

GND

V(I/O)

HD13

HD14

J2-04

V(I/O)

SPEAKER4)

HIORDY#

GND

HD15

J2-03

CLK4

GND

GNT3#

REQ4#

GNT4#

 

 

 

 

 

 

J2-02

CLK2

CLK3

SYSEN#

GNT2#

GNT3#

J2-01

CLK1

GND

REQ1#

GNT1#

REQ2#

 

 

 

 

 

 

1): 5V TTL signals from serial I/O controller

2): Termination of USB lines on CPU. The +5V and GND signals need fuses and inductors for decoupling (USB specification).

3): The 5V LPT signals need decoupling and pull-up resistors near the backplane LPTÊ 1 connector.

4): 5V open collector signal (5V/100mA)

5): Option “External Battery” (Note: battery must be removed from CPU board)

Ubat = +3.4V to +3.6V

6): RS485 signals

Page3-8

©2002 Inova Computers GmbH

Doc. PD00581013.004

Image 42
Contents ICP-PIII USA Contents PrefaceICP-PIII CompactPCI Backplane A1 IPB-FPE8 CPU Extension B1 IPM-ATA CPU Extension Unpacking and Special Handling Instructions ICP-PIIIPreface Revision History Revision HistoryThree Year Limited Warranty Overview Contents ICP-PIII Software InterfacingPeripherals GraphicsSpecifications Mobile PiiiCompactPCI Configuration CPU Family Processor CPU Speeds Multi-Processing PackageVGA VentureCom SoftwareLinux Windows36 OS-9 Windows CEVxWorks 37 QNXBlock Diagram HardwareConnector Location Connector DescriptionDescription Front-Panel Features Interface Description & Location44 Front-Panel Options Interface Positions 45 InterfacesConfiguration Con Tents ConfigurationICP-PIII Memory MapUMB Reservations for ISA Start Address Finish Address Port AddressingI/O Mapped Peripherals Address DescriptionMemory Mapped Peripherals Interrupt RoutingInterrupt Request Interrupt Vector Function/Assignment Inova Piii Device List Device Description PCI Interrupt Number RoutingInterrupt Configuration CompactPCITimer / Counter Timer Function/AssignmentWatchdog This page has been left blank intentionally Page2-10 Interfaces Contents InterfacesICP-PIII CompactPCI J1/J2 Connector CompactPCI ConnectorICP-PIII Connector J1 and J2 Pin Nr Row a Row B Row C Row D Row E CompactPCI CLK6 GND CompactPCI CLK6 GND FWTPA+ Fwtpa HCS0# Rear I/O OptionCompactPCI Backplane 10 Inova’s 32-Bit CompactPCI 8-Slot Backplane RH System Slot Pin No Signal Interfaces21 J7 & J12 Fast Ethernet 22 J17 VGA Interface Resolution 256 16.7M Pin No Signal 23 J16 PanelLink Interface24 J16 GigaSTAR Interface 24 GigaSTAR D-Sub Interface Pinout 11 GigaSTAR Interface25 USB Interface Pinout 25 USB Connector Signals 25 J19 USB Interface26 J15 FireWire Interface 26 FireWire Interface Pinout 26 FireWire Connector Signals29 J14 Flash Interface 28 J20 Reset Button27 J20 Infrared iRdA Interface 30 J18 Floppy Disk InterfaceConnecting the Piii to the Inova IPB-FPE8 31 CPU to IPB-FPE8 ConnectionConnecting the Piii to the Inova ICP-HD-1 CompactPCIConnecting the Piii to the Inova IPB-FPE12 33 CPU to IPB-FPE12 Connection34 CPU to IPB-FPE12 Connection Connecting the Piii to the ICP-FD-1 35 CPU to Slim-Line Floppy Disk ConnectionIPB-FPE8 A1 IPB-FPE8 CPU Extension A1.1 J11 Interface for COM1, Mouse & KeyboardA1.2 IPB-FPE8 & Front-panel 4HP or 8HP A1.3 Stand-Alone IPB-FPE8 Pin J11A1.4 IPB-FPE8MS Theme Variation DescriptionCompactPCI A1.5 IPB-FPE8MS DescriptionA1.6 Keyboard Interface A1.7 Mouse InterfaceCompactPCI A1.8 COM1 InterfaceThis page has been left blank intentionally PageA-8 ICP-HD B1 ICP-HD CPU Extension B1.1 J11, J13 InterfacesB1.2 ICP-HD-1 & Front-panel 4HP or 8HP B1.3 IDE Carrier Board ICP-HD-1 Figure B1.3 IDE Carrier Board ICP-HD1B1.4 ICP-HDE8MS Theme Variation Figure B1.4 IDE Carrier ICP-HDE8MSThen the COM2 on the IDE carriers B1.5 ICP-HDE8MS Description Figure B1.5 Top & Bottom Views of the ICP-HDE8MSB1.6 Keyboard Interface B1.7 Mouse InterfacePin No Signal RS232 B1.8 COM1 & COM 2 InterfacesIPM-ATA B1 IPM-ATA CPU Extension B1.1 J1 InterfacesB1.1 J1 Interfaces Contd KEYCompact Flash Jumper J6Master Slave Master Jumper J7B1.4 IPM-ATA-PCMCIA Pcmcia Device in J5 Jumper J8 MasterB1.5 Device Compatibility Test Position Compact Flash Card Jumper ResultThis page has been left blank intentionally PageB-8 IPB-FPE12 C1 IPB-FPE12 CPU Extension C1.1 J13 Interface for LPT1 & COM2C1.2 IPB-FPE12 & Front-panel 4HP or 12HP C1.3 LPT1 & COM2 Piggyback J13Table C1.3 IPB-FPE12 Connector Description C1.4 LPT1 Interface Figure C1.6 LPT1 Interface PinoutC1.5 COM2 Interface IPB-RIO Appendix D D1 IPB-RIO CPU ExtensionHard Disk J10 Hard Disk J9 D1.3 IPB-RIO-C-SHORT Rear I/O CD1.4 IPB-RIO-C-80MM This page has been left blank intentionally PageD-6