Inova ICP-PII user manual Interfaces, 21 J7 & J12 Fast Ethernet, Pin No Signal

Page 46

InterfacesICP-PIII

3.2Interfaces

3.21J7 & J12 Fast Ethernet

J7 is available as standard on the CPU front-panel and, as an option, J12 may also be available but at the expense of the FireWire interface. The RJ45 interface supports both the 10BaseT and 100BaseTX twisted pair standard.

Figure 3.21 RJ45 Pinout

Activity Link

81

Table 3.21 Ethernet Connector Signals

 

Pin No.

Signal

 

 

 

 

 

 

 

 

 

1

 

TXF+

 

 

 

2

 

TXF-

 

 

 

 

 

 

 

 

 

3

 

RXF+

 

 

 

4,5

 

R45

 

 

 

 

 

 

 

 

 

6

 

RXF-

 

 

 

7, 8

 

R78

 

 

 

 

 

 

 

 

 

9, 10

 

Link LED; not accessible on pins

 

 

 

11, 12

Active LED; not accessible on pins

 

 

 

 

 

 

 

 

13, 14

PE; not accessible on pins

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Note:

 

 

 

 

 

Users taking advantage of the CPU’s rear

 

 

 

 

 

I/O options are advised not to use the

 

 

 

 

 

front-panel interface if the rear interface is

 

 

 

 

 

being used. Possible damage to the board

 

 

 

 

 

could occur and data integrity cannot be

 

 

 

 

 

assured.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Page3-12

©2002 Inova Computers GmbH

Doc. PD00581013.004

Image 46
Contents ICP-PIII USA Contents PrefaceICP-PIII CompactPCI Backplane A1 IPB-FPE8 CPU Extension B1 IPM-ATA CPU Extension Unpacking and Special Handling Instructions ICP-PIIIPreface Revision History Revision HistoryThree Year Limited Warranty Overview Contents ICP-PIII Software InterfacingPeripherals GraphicsSpecifications Mobile PiiiCompactPCI Configuration CPU Family Processor CPU Speeds Multi-Processing PackageVGA VentureCom SoftwareLinux Windows36 OS-9 Windows CEVxWorks 37 QNXBlock Diagram HardwareConnector Description Connector LocationDescription Front-Panel Features Interface Description & Location44 Front-Panel Options Interface Positions 45 InterfacesConfiguration Con Tents ConfigurationICP-PIII Memory MapUMB Reservations for ISA Start Address Finish Address Port AddressingI/O Mapped Peripherals Address DescriptionMemory Mapped Peripherals Interrupt RoutingInterrupt Request Interrupt Vector Function/Assignment Inova Piii Device List Device Description PCI Interrupt Number RoutingInterrupt Configuration CompactPCITimer Function/Assignment Timer / CounterWatchdog This page has been left blank intentionally Page2-10 Interfaces Contents InterfacesICP-PIII CompactPCI Connector CompactPCI J1/J2 ConnectorICP-PIII Connector J1 and J2 Pin Nr Row a Row B Row C Row D Row E CompactPCI CLK6 GND CompactPCI CLK6 GND FWTPA+ Fwtpa HCS0# Rear I/O OptionCompactPCI Backplane 10 Inova’s 32-Bit CompactPCI 8-Slot Backplane RH System Slot Interfaces Pin No Signal21 J7 & J12 Fast Ethernet 22 J17 VGA Interface Resolution 256 16.7M Pin No Signal 23 J16 PanelLink Interface24 J16 GigaSTAR Interface 24 GigaSTAR D-Sub Interface Pinout 11 GigaSTAR Interface25 USB Interface Pinout 25 USB Connector Signals 25 J19 USB Interface26 J15 FireWire Interface 26 FireWire Interface Pinout 26 FireWire Connector Signals29 J14 Flash Interface 28 J20 Reset Button27 J20 Infrared iRdA Interface 30 J18 Floppy Disk InterfaceConnecting the Piii to the Inova IPB-FPE8 31 CPU to IPB-FPE8 ConnectionConnecting the Piii to the Inova ICP-HD-1 CompactPCIConnecting the Piii to the Inova IPB-FPE12 33 CPU to IPB-FPE12 Connection34 CPU to IPB-FPE12 Connection Connecting the Piii to the ICP-FD-1 35 CPU to Slim-Line Floppy Disk ConnectionIPB-FPE8 A1.1 J11 Interface for COM1, Mouse & Keyboard A1 IPB-FPE8 CPU ExtensionA1.2 IPB-FPE8 & Front-panel 4HP or 8HP A1.3 Stand-Alone IPB-FPE8 Pin J11A1.4 IPB-FPE8MS Theme Variation DescriptionCompactPCI A1.5 IPB-FPE8MS DescriptionA1.6 Keyboard Interface A1.7 Mouse InterfaceCompactPCI A1.8 COM1 InterfaceThis page has been left blank intentionally PageA-8 ICP-HD B1.1 J11, J13 Interfaces B1 ICP-HD CPU ExtensionB1.2 ICP-HD-1 & Front-panel 4HP or 8HP B1.3 IDE Carrier Board ICP-HD-1 Figure B1.3 IDE Carrier Board ICP-HD1B1.4 ICP-HDE8MS Theme Variation Figure B1.4 IDE Carrier ICP-HDE8MSThen the COM2 on the IDE carriers B1.5 ICP-HDE8MS Description Figure B1.5 Top & Bottom Views of the ICP-HDE8MSB1.6 Keyboard Interface B1.7 Mouse InterfacePin No Signal RS232 B1.8 COM1 & COM 2 InterfacesIPM-ATA B1 IPM-ATA CPU Extension B1.1 J1 InterfacesB1.1 J1 Interfaces Contd KEYJumper J6 Compact FlashMaster Slave Master Jumper J7B1.4 IPM-ATA-PCMCIA Pcmcia Device in J5 Jumper J8 MasterB1.5 Device Compatibility Test Position Compact Flash Card Jumper ResultThis page has been left blank intentionally PageB-8 IPB-FPE12 C1.1 J13 Interface for LPT1 & COM2 C1 IPB-FPE12 CPU ExtensionC1.2 IPB-FPE12 & Front-panel 4HP or 12HP C1.3 LPT1 & COM2 Piggyback J13Table C1.3 IPB-FPE12 Connector Description C1.4 LPT1 Interface Figure C1.6 LPT1 Interface PinoutC1.5 COM2 Interface IPB-RIO Appendix D D1 IPB-RIO CPU ExtensionHard Disk J10 Hard Disk J9 D1.3 IPB-RIO-C-SHORT Rear I/O CD1.4 IPB-RIO-C-80MM This page has been left blank intentionally PageD-6