Cypress CYV15G0404RB manual Clock

Page 4

CYV15G0404RB

Reclocking Deserializer Path Block Diagram (continued)

 

 

 

 

 

 

= Internal Signal

 

 

 

 

TRGRATEC

TRGCLKC x2

SDASEL[2..1]C[1:0]

LDTDEN

 

Receive

 

 

 

 

 

INSELC

Signal

 

 

 

LFSRBIST

 

Monitor

 

Shifter

 

 

 

 

10

10

INC2+

Data

 

INC1+

 

 

 

 

 

 

INC1–

Clock &

 

 

 

 

 

 

 

 

 

 

 

INC2–

Recovery

 

 

 

 

 

ULCC

PLL

 

 

 

 

 

 

 

 

 

 

 

SPDSELC

 

 

RXBISTC[1:0]

 

 

RXPLLPDC

 

 

 

 

 

 

 

RXRATEC

 

 

 

 

 

 

 

 

 

Recovered Character Clock

Recovered Serial Data

 

 

Reclocker

 

 

ROE[2..1]C

 

 

Output PLL

 

 

 

 

 

 

 

 

Clock Multiplier C

 

 

 

RECLKOC

Character-Rate Clock C

 

 

 

 

REPDOC

 

 

 

 

 

 

 

 

 

 

Output Register

Register

 

 

 

 

 

 

 

 

 

 

 

 

LFIC

 

 

 

 

 

 

 

 

 

 

RXDC[9:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

10

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

BISTSTC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RXCLKC+

 

 

 

 

 

 

 

 

 

 

 

 

2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RXCLKC–

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ROE[2..1]C

ROUTC1+

ROUTC1–

ROUTC2+

ROUTC2–

TRGRATED

TRGCLKD x2

SDASEL[2..1]D[1:0]

LDTDEN

 

Receive

 

 

 

 

 

INSELD

Signal

 

 

 

LFSRBIST

 

Monitor

 

Shifter

 

 

 

 

10

10

IND2+

Data

 

IND1+

 

 

 

 

 

 

IND1–

Clock &

 

 

 

 

 

 

 

 

 

 

 

IND2–

Recovery

 

 

 

 

 

ULCD

PLL

 

 

 

 

 

 

 

 

 

 

 

SPDSELD

 

 

RXBISTD[1:0]

 

 

RXPLLPDD

 

 

 

 

 

 

 

RXRATED

 

 

 

 

 

 

 

 

 

Recovered Character Clock

Recovered Serial Data

 

 

Reclocker

 

 

ROE[2..1]D

 

 

Output PLL

 

 

 

 

 

 

 

 

Clock Multiplier D

 

 

 

RECLKOD

Character-Rate Clock D

 

 

 

 

REPDOD

 

 

 

 

 

 

 

 

 

 

Output Register

Register

 

 

 

 

 

 

 

 

 

 

 

 

LFID

 

 

 

 

 

 

 

 

 

 

RXDD[9:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

10

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

BISTSTD

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RXCLKD+

 

 

 

 

 

 

 

 

 

 

 

 

2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RXCLKD–

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ROE[2..1]D

ROUTD1+

ROUTD1–

ROUTD2+

ROUTD2–

Document #: 38-02102 Rev. *C

Page 4 of 27

[+] Feedback

Image 4
Contents Functional Description FeaturesCypress Semiconductor Corporation CYV15G0404RB Deserializing Reclocker Logic Block Diagram Reclocking Deserializer Path Block Diagram Clock Device Configuration and Control Block Diagram = Internal SignalPin Configuration Top View1 Pin Configuration Bottom View1 Device Control Signals Receive Path Clock SignalsAsynchronous Device Reset Name IO Characteristics Signal Description Link Fault Indication OutputDevice Configuration and Control Bus Signals Control Write Enable .Internal Device Configuration Latches Signal Detect Amplitude SelectReceive Channel Power Control Receive Bist DisabledCYV15G0404RB HOTLink II Operation CYV15G0404RB Receive Data PathClock/Data Recovery LOWHigh ReclockerPower Control Device Configuration and Control InterfaceForce Global Enable Function Mask FunctionLatch Types Static Latch ValuesDevice Configuration Strategy Device Control Latch Configuration Table DATA7 DATA6 DATA5 DATA4 DATA3 DATA2 DATA1 DATA0Receive Bist Status Bits Jtag SupportLevel Select Inputs RX PLL BiststartBistwait Bistdatacompare 000CYV15G0404RB DC Electrical Characteristics Operating Range Maximum RatingsCYV15G0404RB DC Electrical Characteristics AC Test Loads and WaveformsCYV15G0404RB AC Electrical Characteristics PLL Characteristics Capacitance14Parameter Description Min Max Unit CYV15G0404RB Device Parameter Description Test Conditions Max UnitBus Configuration Write Timing Receive Interface Read Timing RXRATEx =VCC Power CMLLvttl in PU CML OUTROUTB2+ CML OUT TDI Lvttl in PURXDB8 Lvttl OUT TMS Lvttl in PUPackage Diagram Ordering InformationSpeed Ordering Code Package Package Type Operating RangeDocument History FRESUA AGT