Cypress CY7C1161V18, CY7C1165V18 TAP Controller State Diagram, Tap Controller State Diagram12

Page 15

CY7C1161V18, CY7C1176V18

CY7C1163V18, CY7C1165V18

TAP Controller State Diagram

Figure 2. Tap Controller State Diagram[12]

1

0

TEST-LOGIC RESET

0

TEST-LOGIC/ IDLE

1

SELECT

 

1

SELECT

 

1

 

 

 

 

DR-SCAN

 

 

IR-SCAN

 

 

0

 

 

0

 

 

 

1

 

 

1

 

 

 

CAPTURE-DR

 

CAPTURE-IR

 

 

0

 

 

0

 

 

 

SHIFT-DR

 

0

SHIFT-IR

 

0

 

1

 

 

1

 

 

 

EXIT1-DR

 

1

EXIT1-IR

 

1

 

 

 

 

 

 

0

 

 

0

 

 

 

PAUSE-DR

0

PAUSE-IR

 

0

 

1

 

 

1

 

 

 

0

 

 

0

 

 

 

EXIT2-DR

 

 

EXIT2-IR

 

 

 

1

 

 

1

 

 

 

UPDATE-DR

 

UPDATE-IR

 

 

1

0

 

1

0

 

 

 

 

 

 

Note

12. The 0/1 next to each state represents the value at TMS at the rising edge of TCK.

Document Number: 001-06582 Rev. *D

Page 15 of 29

[+] Feedback

Image 15
Contents Selection Guide FeaturesConfigurations Functional DescriptionLogic Block Diagram CY7C1161V18 Logic Block Diagram CY7C1176V18Doff Logic Block Diagram CY7C1165V18 Logic Block Diagram CY7C1163V18NC/144M Pin ConfigurationsCY7C1161V18 2M x CY7C1176V18 2M xCY7C1163V18 1M x CY7C1165V18 512K xWPS BWS RPS Pin Definitions Pin Name Pin DescriptionNegative Input Clock Input TCK Pin for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagByte Write Operations Functional OverviewRead Operations Write OperationsEcho Clocks Valid Data Indicator QvldDepth Expansion Programmable ImpedanceWrite Cycle Load Application ExampleTruth Table OperationDuring the data portion of a write sequence Write Cycle DescriptionsComments Remains unalteredDevice. D80 and D3518 remains unaltered Write cycle descriptions of CY7C1165V18 follows.3Device Into the device. D359 remains unalteredIeee 1149.1 Serial Boundary Scan Jtag Idcode Tap Controller State Diagram12 TAP Controller State DiagramParameter Description Test Conditions Min Max Unit TAP Controller Block DiagramTAP Electrical Characteristics TAP ControllerTAP Timing and Test Conditions TAP AC Switching CharacteristicsIdentification Register Definitions Scan Register SizesInstruction Codes Bit # Bump ID Boundary Scan OrderDLL Constraints Power Up Sequence in QDR-II+ SRAPower Up Sequence Power Up WaveformsOperating Range Electrical CharacteristicsAC Electrical Characteristics Maximum RatingsParameter Description Test Conditions Max Unit CapacitanceThermal Resistance AC Test Loads and WaveformsLOW Switching CharacteristicsParameter Min Max HighDLL Lock Time K Clock Phase JitterStatic to DLL Reset Parameter Min Max DLL TimingRead Write NOP Ordering Information 333 Ball Fbga 13 x 15 x 1.4 mm Package DiagramVKN/KKVTMP ECN No Issue Date Orig. Description of ChangeDocument History NXR