Cypress CY7C1165V18, CY7C1163V18 Pin Configurations, CY7C1161V18 2M x, CY7C1176V18 2M x, NC/144M

Page 4

CY7C1161V18, CY7C1176V18

CY7C1163V18, CY7C1165V18

Pin Configurations

165-Ball FBGA (13 x 15 x 1.4 mm) Pinout

CY7C1161V18 (2M x 8)

 

1

 

 

2

3

4

 

5

 

6

7

 

8

 

9

10

11

A

 

 

 

 

 

NC/72M

A

 

 

 

 

 

 

 

 

 

NC/144M

 

 

 

A

NC/36M

CQ

 

 

CQ

 

 

 

WPS

 

 

NWS

1

 

K

 

RPS

 

B

 

 

NC

NC

NC

 

A

NC/288M

K

 

 

0

 

A

NC

NC

Q3

 

 

 

NWS

C

 

 

NC

NC

NC

 

VSS

 

A

NC

 

A

 

VSS

NC

NC

D3

D

 

 

NC

D4

NC

 

VSS

 

VSS

VSS

 

VSS

 

VSS

NC

NC

NC

E

 

 

NC

NC

Q4

VDDQ

 

VSS

VSS

 

VSS

VDDQ

NC

D2

Q2

F

 

 

NC

NC

NC

VDDQ

 

VDD

VSS

 

VDD

VDDQ

NC

NC

NC

G

 

 

NC

D5

Q5

VDDQ

 

VDD

VSS

 

VDD

VDDQ

NC

NC

NC

H

 

 

 

VREF

VDDQ

VDDQ

 

VDD

VSS

 

VDD

VDDQ

VDDQ

VREF

ZQ

 

DOFF

J

 

 

NC

NC

NC

VDDQ

 

VDD

VSS

 

VDD

VDDQ

NC

Q1

D1

K

 

 

NC

NC

NC

VDDQ

 

VDD

VSS

 

VDD

VDDQ

NC

NC

NC

L

 

 

NC

Q6

D6

VDDQ

 

VSS

VSS

 

VSS

VDDQ

NC

NC

Q0

M

 

 

NC

NC

NC

 

VSS

 

VSS

VSS

 

VSS

 

VSS

NC

NC

D0

N

 

 

NC

D7

NC

 

VSS

 

A

 

A

 

A

 

VSS

NC

NC

NC

P

 

 

NC

NC

Q7

 

A

 

A

QVLD

 

A

 

A

NC

NC

NC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

TDO

TCK

A

 

A

 

A

NC

 

A

 

A

A

TMS

TDI

CY7C1176V18 (2M x 9)

 

1

 

 

2

3

4

 

5

6

7

 

8

 

9

10

11

A

 

 

 

 

 

NC/72M

A

 

 

 

NC

 

 

 

NC/144M

 

 

 

A

NC/36M

CQ

 

 

CQ

WPS

K

RPS

B

 

 

NC

NC

NC

 

A

NC/288M

K

 

 

0

 

A

NC

NC

Q4

 

 

 

BWS

C

 

 

NC

NC

NC

 

VSS

A

NC

 

A

 

VSS

NC

NC

D4

D

 

 

NC

D5

NC

 

VSS

VSS

VSS

 

VSS

 

VSS

NC

NC

NC

E

 

 

NC

NC

Q5

VDDQ

VSS

VSS

 

VSS

VDDQ

NC

D3

Q3

F

 

 

NC

NC

NC

VDDQ

VDD

VSS

 

VDD

VDDQ

NC

NC

NC

G

 

 

NC

D6

Q6

VDDQ

VDD

VSS

 

VDD

VDDQ

NC

NC

NC

H

 

 

 

VREF

VDDQ

VDDQ

VDD

VSS

 

VDD

VDDQ

VDDQ

VREF

ZQ

 

DOFF

J

 

 

NC

NC

NC

VDDQ

VDD

VSS

 

VDD

VDDQ

NC

Q2

D2

K

 

 

NC

NC

NC

VDDQ

VDD

VSS

 

VDD

VDDQ

NC

NC

NC

L

 

 

NC

Q7

D7

VDDQ

VSS

VSS

 

VSS

VDDQ

NC

NC

Q1

M

 

 

NC

NC

NC

 

VSS

VSS

VSS

 

VSS

 

VSS

NC

NC

D1

N

 

 

NC

D8

NC

 

VSS

A

 

A

 

A

 

VSS

NC

NC

NC

P

 

 

NC

NC

Q8

 

A

A

QVLD

 

A

 

A

NC

D0

Q0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

 

TDO

TCK

A

 

A

A

NC

 

A

 

A

A

TMS

TDI

Document Number: 001-06582 Rev. *D

Page 4 of 29

[+] Feedback

Image 4
Contents Features ConfigurationsFunctional Description Selection GuideLogic Block Diagram CY7C1176V18 Logic Block Diagram CY7C1161V18Doff Logic Block Diagram CY7C1163V18 Logic Block Diagram CY7C1165V18Pin Configurations CY7C1161V18 2M xCY7C1176V18 2M x NC/144MCY7C1165V18 512K x CY7C1163V18 1M xWPS BWS RPS Pin Name Pin Description Pin DefinitionsNegative Input Clock Input Power Supply Inputs to the Core of the Device Power Supply Inputs for the Outputs of the DeviceTDO for Jtag TCK Pin for JtagFunctional Overview Read OperationsWrite Operations Byte Write OperationsValid Data Indicator Qvld Depth ExpansionProgrammable Impedance Echo ClocksApplication Example Truth TableOperation Write Cycle LoadWrite Cycle Descriptions CommentsRemains unaltered During the data portion of a write sequenceWrite cycle descriptions of CY7C1165V18 follows.3 DeviceInto the device. D359 remains unaltered Device. D80 and D3518 remains unalteredIeee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram Tap Controller State Diagram12TAP Controller Block Diagram TAP Electrical CharacteristicsTAP Controller Parameter Description Test Conditions Min Max UnitTAP AC Switching Characteristics TAP Timing and Test ConditionsScan Register Sizes Identification Register DefinitionsInstruction Codes Boundary Scan Order Bit # Bump IDPower Up Sequence in QDR-II+ SRA Power Up SequencePower Up Waveforms DLL ConstraintsElectrical Characteristics AC Electrical CharacteristicsMaximum Ratings Operating RangeCapacitance Thermal ResistanceAC Test Loads and Waveforms Parameter Description Test Conditions Max UnitSwitching Characteristics Parameter Min MaxHigh LOWClock Phase Jitter Static to DLL ResetParameter Min Max DLL Timing DLL Lock Time KRead Write NOP Ordering Information 333 Package Diagram Ball Fbga 13 x 15 x 1.4 mmECN No Issue Date Orig. Description of Change Document HistoryNXR VKN/KKVTMP