Cypress CY7C1473V33, CY7C1475V33, CY7C1471V33 manual Address, QA2, Stall NOP

Page 25

CY7C1471V33

CY7C1473V33

CY7C1475V33

Switching Waveforms (continued)

Figure 2 shows NOP, STALL and DESELECT Cycles waveform.[20, 21, 23]

Figure 2. NOP, STALL and DESELECT Cycles

CLK

CEN

CE

ADV/LD

WE

BW [A:D]

ADDRESS

DQ

COMMAND

1

2

3

4

5

A1 A2 A3 A4

 

D(A1)

Q(A2)

 

Q(A3)

WRITE

READ

STALL

READ

WRITE

D(A1)

Q(A2)

 

Q(A3)

D(A4)

6

7

8

9

10

A5

tCHZ

D(A4) Q(A5)

 

 

 

tDOH

 

STALL

NOP

READ

DESELECT

CONTINUE

 

 

Q(A5)

 

DESELECT

DON’T CARE

UNDEFINED

Note

23. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrates CEN being used to create a pause. A write is not performed during this cycle.

Document #: 38-05288 Rev. *J

Page 25 of 32

[+] Feedback

Image 25
Contents Functional Description FeaturesSelection Guide 133 MHz 117 MHz UnitLogic Block Diagram CY7C1473V33 4M x Logic Block Diagram CY7C1471V33 2M xLogic Block Diagram CY7C1475V33 1M x CY7C1471V33 Pin Configurations Pin Tqfp PinoutCY7C1473V33 CY7C1473V33 4M x ADV/LD Pin Definitions Burst Read Accesses Single Read AccessesSingle Write Accesses Functional OverviewLinear Burst Address Table Mode = GND Interleaved Burst Address Table Mode = Floating or VDDZZ Mode Electrical Characteristics Address Operation Truth TableUsed Function Truth Table for Read/WriteFunction BW b BW a TAP Controller Block Diagram TAP Controller State DiagramIeee 1149.1 Serial Boundary Scan Jtag TAP Instruction Set TAP RegistersBypass TAP TimingParameter Description Min Max Unit Clock TAP AC Switching CharacteristicsOutput Times Hold Times3V TAP AC Test Conditions TAP DC Electrical Characteristics And Operating Conditions5V TAP AC Test Conditions Parameter Description Test Conditions MinScan Register Sizes Identification Register DefinitionsIdentification Codes Boundary Scan Exit Order 4M x Boundary Scan Exit Order 2M xBit # Ball ID P10 Boundary Scan Exit Order 1M xW10 V10Maximum Ratings Electrical CharacteristicsOperating Range Range AmbientThermal Resistance CapacitanceAC Test Loads and Waveforms Setup Times Switching CharacteristicsDescription 133 MHz 117 MHz Unit Parameter Min Max Rite Switching WaveformsRead QA2 AddressStall Stall NOPDON’T Care Ordering Information Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm Package DiagramsBall Fbga 15 x 17 x 1.4 mm Ball Fbga 14 x 22 x 1.76 mm Document History Issue Orig. of Change Description of Change DateVKN/AESA VKN