Cypress CY7C1561V18, CY7C1576V18, CY7C1565V18 manual Package Diagram, Ball Fbga 15 x 17 x 1.4 mm

Page 27

CY7C1561V18, CY7C1576V18

CY7C1563V18, CY7C1565V18

Package Diagram

Figure 6. 165-ball FBGA (15 x 17 x 1.4 mm), 51-85195

4/0 6)%7

0).).#/2.%2























!

"

#

$

%

&

'

(

*

+

,

-

.

0

2

 

"/44/- 6)%7

 

 

 

Œ-#

 

 

0).).#/2.%2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Œ-#! "

 

 

 

 

 

 

 

 

 



8

 

 

 

 

 

 

Π 

 

 

 

 

 

 

 

 



 

 

 

 

 



















 

 

 

 

 

 

 

 

 

 

!

 

 

 

 

 

 

 

 

 

 

"

 



 

 

 

 

 

 

 

 

#

 

 

 

 

 

 

 

 

 

$

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

%

 

 

 

 

 

 

 

 

 

 

&

¼



 

 

 

 

 

 

 

 

'

 

 

 

 

 

 

 

 

(

 

 

 

 

 

 

 

 

 

 

*

 

 

 

 

 

 

 

 

 

 

+

 



 

 

 

 

 

 

 

 

,

 

 

 

 

 

 

 

 

 

-

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

.

 

 

 

 

 

 

 

 

 

 

0

 

 

 

 

 

 

 

 

 

 

2

!

 

 

 

 

 

 



 

 

 

 



 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 



 

 

 

 

 

 

"

 

¼

 

 

 

 

 

 #

¼

# 

¼

 #

3%!4).' 0,!.%

 

 

-!8

 



8

./4%3%

3/,$%2 0!$ 490%0 ./. 3/,$%23-!3+ $%&).%$ .3-$ 0!#+!'% 7%)'(4% G

*%$%#$2%&%2%.#%% -/$%3)'. # 0!#+!'% #/$%$ ""!$

51-85195-*A

Document Number: 001-05384 Rev. *F

Page 27 of 28

[+] Feedback

Image 27
Contents Description 400 MHz 375 MHz 333 MHz 300 MHz Unit Features ConfigurationsSelection Guide Functional DescriptionLogic Block Diagram CY7C1561V18 Logic Block Diagram CY7C1576V18Doff Logic Block Diagram CY7C1565V18 Logic Block Diagram CY7C1563V18CY7C1576V18 8M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1561V18 8M xCY7C1563V18 4M x WPS BWSCY7C1565V18 2M x Pin Definitions Pin Name Pin DescriptionNegative Input Clock Input TCK Pin for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagByte Write Operations Functional OverviewRead Operations Write OperationsProgrammable Impedance Valid Data Indicator QvldApplication Example Depth ExpansionComments Truth TableWrite Cycle Descriptions OperationInto the device. D359 remains unaltered Write cycle description table for CY7C1576V18 followsWrite cycle description table for CY7C1565V18 follows DeviceIeee 1149.1 Serial Boundary Scan Jtag Idcode State diagram for the TAP controller follows TAP Controller State DiagramTAP Electrical Characteristics TAP Controller Block DiagramTAP Timing and Test Conditions TAP AC Switching CharacteristicsRegister Name Bit Size Identification Register DefinitionsScan Register Sizes Instruction CodesBit # Bump ID Boundary Scan OrderPower Up Sequence in QDR-II+ Sram Power Up SequenceDLL Constraints Electrical Characteristics DC Electrical CharacteristicsMaximum Ratings Current Both Ports Deselected Automatic Power down Max VDD 400 MHzVDD Operating Supply VDD = Max 333 MHz 300 MHzParameter Description Test Conditions Max Unit AC Electrical CharacteristicsCapacitance Thermal ResistanceHigh Switching CharacteristicsConsortium Description 400 MHz 375 MHz 333 MHz 300 MHz Unit Parameter Min MaxRead/Write/Deselect Sequence 31, 32 Switching WaveformsOrdering Information 333 Ball Fbga 15 x 17 x 1.4 mm Package DiagramDocument History