Cypress CY7C1426BV18, CY7C1411BV18 Truth Table, Write Cycle Descriptions, Operation, Comments

Page 10

CY7C1411BV18, CY7C1426BV18

CY7C1413BV18, CY7C1415BV18

Truth Table

The truth table for CY7C1411BV18, CY7C1426BV18, CY7C1413BV18, and CY7C1415BV18 follows. [2, 3, 4, 5, 6, 7]

Operation

K

RPS

 

 

WPS

DQ

DQ

DQ

DQ

Write Cycle:

L-H

H [8]

 

 

L [9]

D(A) at K(t + 1)

D(A + 1) at

K(t + 1)

D(A + 2) at K(t + 2)

D(A + 3) at K(t + 2)

Load address on the rising

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

edge of K; input write data

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

on two consecutive K and

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

K rising edges.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Read Cycle:

L-H

L [9]

 

 

X

Q(A) at

 

 

Q(A + 1) at C(t + 2)

 

 

 

Q(A + 3) at C(t + 3)

 

 

C(t + 1)

Q(A + 2) at C(t + 2)

Load address on the rising

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

edge of K; wait one and a

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

half cycle; read data on

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

two consecutive C and C

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

rising edges.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NOP: No Operation

L-H

H

 

 

H

D = X

D = X

D = X

D = X

 

 

 

 

 

 

Q = High-Z

Q = High-Z

Q = High-Z

Q = High-Z

Standby: Clock Stopped

Stopped

X

 

 

X

Previous State

Previous State

Previous State

Previous State

Write Cycle Descriptions

The write cycle description table for CY7C1411BV18 and CY7C1413BV18 follows. [2, 10]

BWS0/ BWS1/

NWS0 NWS1

K

K

Comments

L

L

L–H

During the data portion of a write sequence :

 

 

 

 

 

 

CY7C1411BV18 both nibbles (D[7:0]) are written into the device,

 

 

 

 

 

 

CY7C1413BV18 both bytes (D[17:0]) are written into the device.

 

 

L

L

L-H

During the data portion of a write sequence :

 

 

 

 

 

 

CY7C1411BV18 both nibbles (D[7:0]) are written into the device,

 

 

 

 

 

 

CY7C1413BV18 both bytes (D[17:0]) are written into the device.

 

 

L

H

L–H

During the data portion of a write sequence :

 

 

 

 

 

 

CY7C1411BV18 only the lower nibble (D[3:0]) is written into the device, D[7:4]

 

remains unaltered.

 

 

 

 

CY7C1413BV18 only the lower byte (D[8:0]) is written into the device, D[17:9]

remains unaltered.

L

H

L–H

During the data portion of a write sequence :

 

 

 

 

 

 

CY7C1411BV18 only the lower nibble (D[3:0]) is written into the device, D[7:4]

 

remains unaltered.

 

 

 

 

CY7C1413BV18 only the lower byte (D[8:0]) is written into the device, D[17:9]

remains unaltered.

H

L

L–H

During the data portion of a write sequence :

 

 

 

 

 

 

CY7C1411BV18 only the upper nibble (D[7:4]) is written into the device, D[3:0]

remains unaltered.

 

 

 

 

CY7C1413BV18 only the upper byte (D[17:9]) is written into the device, D[8:0]

 

remains unaltered.

H

L

L–H

During the data portion of a write sequence :

 

 

 

 

 

 

CY7C1411BV18 only the upper nibble (D[7:4]) is written into the device, D[3:0]

remains unaltered.

 

 

 

 

CY7C1413BV18 only the upper byte (D[17:9]) is written into the device, D[8:0]

 

remains unaltered.

H

H

L–H

No data is written into the devices during this portion of a write operation.

 

 

 

 

 

 

 

 

 

H

H

L–H

No data is written into the devices during this portion of a write operation.

 

 

 

 

 

 

 

 

 

Notes

2.X = “Don't Care,” H = Logic HIGH, L = Logic LOW, represents rising edge.

3.Device powers up deselected with the outputs in a tri-state condition.

4.“A” represents address location latched by the devices when transaction was initiated. A + 1, A + 2, and A +3 represents the address sequence in the burst.

5.“t” represents the cycle at which a read/write operation is started. t + 1, t + 2, and t + 3 are the first, second and third clock cycles respectively succeeding the “t” clock cycle.

6.Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.

7.It is recommended that K = K and C = C = HIGH when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging symmetrically.

8.If this signal was LOW to initiate the previous cycle, this signal becomes a “Don’t Care” for this operation.

9.This signal was HIGH on previous K clock rise. Initiating consecutive read or write operations on consecutive K clock rises is not permitted. The device ignores the second read or write request.

10.Is based on a write cycle that was initiated in accordance with the Write Cycle Descriptions table. NWS0, NWS1, BWS0, BWS1, BWS2, and BWS3 can be altered on different portions of a write cycle, as long as the setup and hold requirements are achieved.

Document Number: 001-07037 Rev. *D

Page 10 of 30

[+] Feedback

Image 10
Contents Functional Description FeaturesConfigurations Selection GuideLogic Block Diagram CY7C1426BV18 Logic Block Diagram CY7C1411BV18Doff Logic Block Diagram CY7C1413BV18 Logic Block Diagram CY7C1415BV18CY7C1411BV18 4M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1426BV18 4M xWPS BWS CY7C1413BV18 2M xCY7C1415BV18 1M x Pin Definitions Pin Name Pin DescriptionReferenced with Respect to Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagFunctional Overview Programmable Impedance Application ExampleDepth Expansion Echo ClocksOperation Truth TableWrite Cycle Descriptions CommentsBWS0 Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram TAP Controller Block Diagram TAP Electrical CharacteristicsTAP AC Switching Characteristics TAP Timing and Test ConditionsInstruction Codes Identification Register DefinitionsScan Register Sizes Register Name Bit SizeBoundary Scan Order Bit # Bump IDPower Up Sequence Power Up Sequence in QDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings AC Electrical Characteristics Parameter Description Test Conditions Max Unit CapacitanceThermal Resistance Parameter Description Test Conditions Fbga UnitLOW Switching CharacteristicsHigh RPS, WPSStatic to DLL Reset DLL TimingSwitching Waveforms Read/Write/Deselect Sequence 29, 30Ordering Information 250 167 Package Diagram Ball Fbga 15 x 17 x 1.4 mmSales, Solutions, and Legal Information Worldwide Sales and Design Support Products PSoC Solutions