Cypress
CY7C1347G
manual
Package Diagrams continued, 119-Ball BGA 14 x 22 x 2.4 mm, + Feedback
Electrical Characteristics
Block Diagram
Single Read Accesses
Weight
psoc.cypress.com/low-power
Features
Switching Characteristics
Page 19
CY7C1347G
Package Diagrams
(continued)
Figure 10.
119-Ball
BGA (14 x 22 x 2.4 mm),
51-85115
51-85115
*B
Document #:
38-05516
Rev. *F
Page 19 of 22
[+] Feedback
Page 18
Page 20
Image 19
Page 18
Page 20
Contents
Functional Description1
Features
CY7C1347G
Selection Guide
ADSC
Block Diagram
ADDRESS
REGISTER
CY7C1347G
Pinouts
CY7C1347G
Description
CY7C1347G
Table 1. Pin Definitions
Name
Functional Overview
Single Read Accesses
Single Write Accesses Initiated by ADSP
Single Write Accesses Initiated by ADSC
2. X = “Do Not Care.” H = Logic HIGH, L = Logic LOW
Table 5. Truth Table 2, 3, 4, 5
VDDQ
Electrical Characteristics
Maximum Ratings
Operating Range
AC Test Loads and Waveforms
Electrical Characteristics continued
Capacitance
Thermal Resistance
Switching Characteristics
Figure 5. Read Cycle Timing16
Switching Waveforms
Figure 6. Write Cycle Timing16
Switching Waveforms continued
Page 14 of
Figure 7. Read/Write Cycle Timing16, 18
19. GW is HIGH
ALL INPUTS except ZZ
21. DQs are in high-Z when exiting ZZ sleep mode
Ordering Information
Ordering Information continued
Figure 9. 100-Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm
Package Diagrams
Figure 10. 119-Ball BGA 14 x 22 x 2.4 mm
Package Diagrams continued
Figure 11. 165-Ball FBGA 13 x 15 x 1.4 mm
PACKAGE WEIGHT 0.475g
Page 20 of
Submission
Document History Page
Document Title CY7C1347G 4-Mbit 128K x 36 Pipelined Sync SRAM
Document Number
Products
Sales, Solutions, and Legal Information
PSoC Solutions
Worldwide Sales and Design Support
Related pages
All Diagram page
Wiring Diagram for Panasonic FV-11VHL2
Top
Page
Image
Contents