Cypress CY14B104NA, CY14B104LA manual AutoStore/Power Up Recall, Hsb

Page 13

PRELIMINARY

CY14B104LA, CY14B104NA

AutoStore/Power Up RECALL

Parameters

 

 

Description

20 ns

 

 

25 ns

 

45 ns

Unit

 

 

Min

 

Max

Min

 

Max

Min

 

Max

 

 

 

 

 

 

 

 

 

t

[19]

 

Power Up RECALL Duration

 

 

20

 

 

20

 

 

20

ms

HRECALL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tSTORE [20]

 

STORE Cycle Duration

 

 

8

 

 

8

 

 

8

ms

tDELAY [21]

 

Time Allowed to Complete SRAM Cycle

 

 

20

 

 

25

 

 

25

ns

VSWITCH

 

 

Low Voltage Trigger Level

 

 

2.65

 

 

2.65

 

 

2.65

V

tVCCRISE

 

 

VCC Rise Time

150

 

 

150

 

 

150

 

 

μs

VHDIS[12]

 

 

HSB

Output Driver Disable Voltage

 

 

1.9

 

 

1.9

 

 

1.9

V

tLZHSB

 

 

HSB

To Output Active Time

 

 

5

 

 

5

 

 

5

μs

tHHHD

 

 

HSB

High Active Time

 

 

500

 

 

500

 

 

500

ns

Switching Waveforms

Figure 11. AutoStore or Power Up RECALL[22]

VSWITCH

VHDIS

HSB OUT

Autostore

POWER-

UP

RECALL

Read & Write

Inhibited

(RWI)

VVCCRISE

Note20

t

Note20

t

 

 

STORE

 

STORE

 

tHHHD

 

tHHHD

Note23

 

 

 

 

 

 

tDELAY

 

 

tLZHSB

 

t

 

 

 

 

LZHSB

 

 

tDELAY

 

 

 

 

tHRECALL

 

tHRECALL

 

 

 

 

 

POWER-UP Read & Write

BROWN

POWER-UP

Read & Write

POWER

RECALL

OUT

RECALL

 

DOWN

 

Autostore

 

 

Autostore

Notes

19.tHRECALL starts from the time VCC rises above VSWITCH.

20.If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware Store takes place.

21.On a Hardware STORE, Software Store / Recall, AutoStore Enable / Disable and AutoStore initiation, SRAM operation continues to be enabled for time tDELAY.

22.Read and write cycles are ignored during STORE, RECALL, and while VCC is below VSWITCH.

23.HSB pin is driven HIGH to VCC only by internal 100 kOhm resistor, HSB driver is disabled.

Document #: 001-49918 Rev. *A

Page 13 of 23

[+] Feedback

Image 13
Contents Logic Block Diagram1, 2 FeaturesFunctional Description Cypress Semiconductor Corporation 198 Champion CourtX16 Top View Not to scale PinoutsTsop Pin Definitions Sram Read Device OperationSram Write AutoStore OperationMode Selection Hardware Recall Power UpA15 A07 Mode Power Software StorePreventing AutoStore Mode Selection A15 A07 PowerData Protection Noise ConsiderationsBest Practices Maximum Ratings DC Electrical CharacteristicsOperating Range RangeCapacitance Data Retention and EnduranceThermal Resistance AC Test ConditionsSwitching Waveforms AC Switching CharacteristicsBHE, BLE Input Data Valid High Impedance Data Input Data OutputData Input Input Data Valid High Impedance Data Output Parameters Description 20 ns 25 ns 45 ns Unit Min Max AutoStore/Power Up RecallHSB Software Controlled STORE/RECALL Cycle Hardware Store Cycle To Output Active Time when write latch not setDescription 20 ns 25 ns 45 ns Unit Min Max Hardware Store Pulse WidthTruth Table For Sram Operations Inputs/Outputs2 Mode PowerHSB should remain High for Sram Operations Ordering Information CY14B104LA-ZS45XC CY14B104LA-ZS45XCTCY14B104LA-ZS45XIT CY14B104LA-ZS45XICY 14 B 104 L a -ZS P 20 X C T Part Numbering NomenclatureZS Tsop NvsramTOP View Package DiagramsBall Fbga 6 mm x 10 mm x 1.2 mm 51-85160 Document History Sales, Solutions, and Legal InformationGVCH/PYRS USB