Atmel STK594 manual Route, Fpga I/O FPGA-AVR I/O

Page 25

Using System Designer

3.Connect the counter's LOAD signal to FPGA-AVR I/O Select 0.

4.Select the AVRIoSelects tab on the right-hand side of the dialog box.

5.Select the LOAD signal from the Input Design Ports and select IOSELA0 from the AVRIoSelects.

6.Press Connect.

7.Connect the remaining inputs and outputs as shown in Table 4-2.

Table 4-2.FPGA-AVR Interface Connections

FPGA I/O

FPGA-AVR I/O

Select Ports Tab

 

 

 

LOAD

OSELA0

AVRIoSelects

 

 

 

RCO

INTA0

FPGAInterrupts

 

 

 

D(7:0)

ADINA(7:0)

DataFromAVR

 

 

 

aWE

FIOWEA

AVRControls

 

 

 

CLK

GCLK5

AVRClocks

 

 

 

8.Uncheck Generate Template Test Bench File on the bottom left-hand side of the Select Ports dialog. Since we are not performing co-verification, it is not neces- sary to generate the pre-layout test bench file.

9.Press OK.

4.8FPGA Place and The Figaro Integrated Development System (IDS) is used as the FPGA Place &

Route

Route tool. Figaro takes the gate-level technology-specific file generated by the syn-

 

thesis tool and partitions, places, and routes the FPGA design.

 

1. Press the Figaro IDS button to open the FPGA Place & Route Tools Settings dia-

 

log, see Figure 4-14.

 

Figure 4-14.FPGA Place & Route Tools Settings Dialog

FPSLIC STK594 User Guide

4-9

2819A–FPSLI–07/02

Image 25
Contents STK594 User Guide Page Table of Contents Technical Specifications STK594 Top Module for STK500 Section IntroductionFeatures Adjusting Vtarget for the AT94K Devices Section Using the STK594 Top ModuleConnecting the STK594 to the STK500 Starter Kit Preparing the STK500 for Use with the STK594Port E Port ConnectorsJtag Universal Asynchronous Receiver Transmitter Uart Tosc SwitchSecond RS-232C Port External Two-Wire Serial Interface TwsiInterrupts Xtal Switch Split Power Supply SupportSystem Section Installing System DesignerRequirements Configuration Programming System CPS Installation System Designer InstallationLicensing Configuring the System Designer License Installing System Designer Description Section Using System DesignerCreating a Project Design FlowUsing System Designer Using System Designer Using System Designer Using System Designer Fpga Source Assembling the Microcontroller Source CodeFile Interface AVR-FPGAFpga I/O FPGA-AVR I/O RoutePlace and Route Design ConstraintsBitstream Generation Programming and Design Execution Hardware SetupUsing System Designer Select Low under A2 Bit Level Running the DesignSystem Unit Section Technical SpecificationsOperating Conditions ConnectionsTechnical Specifications Section Complete Schematics Complete Schematics CON52 GND AUXI0 AUXO0 AUXI1 Cclk VCC VDD Vout Schematics Complete Schematics Atmel Headquarters