Console I/F (RS232C)

 

Himalaya 1.5

 

 

Switch

CL-SH8669

40.0 MHz

 

 

 

Flash ROM

 

MCU

 

 

 

ARM7TDMI

 

 

64K × 16 bits

 

 

 

 

 

 

 

 

 

RDC

 

 

ATA

 

CL-SH3512

 

 

 

 

 

 

Series Termination

 

HDC

 

 

 

SH7660

 

 

I/F

 

Head IC

SVC

 

 

 

 

PB-15

TLS26B454

HA13626

– PIO Mode-4

 

 

 

 

21.5 to 37.8 MB/s

 

 

– Multiword DMA Mode-2

 

 

 

 

 

 

 

– Ultra DMA Mode-4

Buffer

Bandwidth = 110.0 MB/s

R/W

SPM/VCM

 

 

 

 

control

 

Data Buffer

 

 

 

256K × 16 bits

 

 

 

 

Option

 

 

 

(1024K × 16 bits)

 

 

Figure 4.2 MPF3xxxAT Block diagram

4.4Power-on Sequence

Figure 4.3 describes the operation sequence of the disk drive at power-on. The outline is described below.

a)After the power is turned on, the disk drive executes the MPU bus test, internal register read/write test, and work RAM read/write test. When the self-diagnosis terminates successfully, the disk drive starts the spindle motor.

b)The disk drive executes self-diagnosis (data buffer read/write test) after enabling response to the ATA bus.

c)After confirming that the spindle motor has reached rated speed, the disk drive releases the heads from the actuator magnet lock mechanism by applying current to the VCM. This unlocks the heads which are parked at the inner circumference of the disks.

d)The disk drive positions the heads onto the SA area and reads out the system information.

e)The disk drive executes self-seek-calibration. This collects data for VCM torque and mechanical external forces applied to the actuator, and updates the calibrating value.

f)The drive becomes ready. The host can issue commands.

C141-E099-01EN

4 - 5

Page 50
Image 50
Fujitsu MPF3XXXAT manual Ata