242
µPD750008 USER'S MANUAL
(2) Legend
A: A register; 4-bit accumulator
B: B register
C: C register
D: D register
E: E register
H: H register
L: L register
X: X register
XA: Register pair (XA), 8-bit accumulator
BC: Register pair (BC)
DE: Register pair (DE)
HL: Register pair (HL)
XA’: Extended register pair (XA’)
BC’: Extended register pair (BC’)
DE’: Extended register pair (DE’)
HL’: Extended register pair (HL’)
PC: Program counter
SP: Stack pointer
CY: Carry flag, bit accumulator
PSW: Program status word
MBE: Memory bank enable flag
RBE: Register bank enable flag
PORTn: Port n (n = 0 to 8)
IME: Interrupt master enable flag
IPS: Interrupt priority specification register
IExxx: Interrupt enable flag
RBS: Register bank select register
MBS: Memory bank select register
PCC: Processor clock control register
.: Address/bit delimiter
(xx): Contents addressed by xx
xxH: Hexadecimal data