UM10310_1 © NXP B.V. 2008. All rights reserved.
User manual Rev. 01 — 1 December 2008 65 of 139
NXP Semiconductors UM10310
P89LPC9321 User manual
Reception is the same as in Mode 1.
The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the
following conditions are met at the time the final shift pulse is generated. (a) RI = 0, and
(b) Either SM2 = 0, or the received 9th data bit = 1. If either of these conditions is not met,
the received frame is lost, and RI is not set. If both conditions are met, the received 9th
data bit goes into RB8, and the first 8 data bits go into SBUF.
If SM2 = 1 in modes 2 and 3, RI and FE behaves as in the following table.
Fig 28. Serial Port Mode 1 (only single transmit buffering case is shown)
transmit
start
bit stop bit
INTLO = 0
TX clock
write to
SBUF
shift
TXD
TI
D0 D1 D5D2 D6D3 D4 D7
receive
RX
clock
shift
RI
start
bit stop bit
RXD D0 D1 D5D2 D6D3 D4 D7
002aaa926
÷16 reset
INTLO = 1
Fig 29. Serial Port Mode 2 or 3 (only single transmit buffering case is shown)
transmit
start
bit stop bit
stop bit
TX clock
write to
SBUF
shift
TXD
TI
D0 D1 D5D2 D6D3 D4 D7
receive
RX
clock
shift
RI
start
bit
RXD
D0 D1 D5D2 D6D3 D4 D7
002aaa927
TB8
RB8
÷16 reset
INTLO = 0 INTLO = 1
SMOD0 = 0 SMOD0 = 1