Intel 80219 Specification Changes, Specification Clarifications, Documentation Changes

Page 10

Intel® 80219 General Purpose PCI Processor

Summary Table of Changes

Specification Changes

No.

Steppings

Page

Specification Changes

 

A-0

 

 

 

 

 

 

 

1

X

24

Signal NC2 was renamed to P_BMI (AE23). New function added to signal P_BMI.

 

 

 

 

Specification Clarifications

No.

Steppings

Page

Status

Specification Clarifications

 

A-0

 

 

 

 

 

 

 

 

 

 

 

 

 

The Intel® 80219 general purpose PCI processor is compliant with the PCI Local Bus

1

X

26

NoFix

Specification, Revision 2.2 but it is not compliant with PCI Local Bus Specification,

 

 

 

 

Revision 2.3

 

 

 

 

Modifications to the Hot-Debug procedure are necessary for the Intel® 80219 general

2

X

26

NoFix

purpose PCI processor when flat memory mapping is not used (Virtual Address =

 

 

 

 

Physical Address)

 

 

 

 

 

3

X

27

Doc

BAR0 Configuration When Using the Messaging Unit (MU)

 

 

 

 

 

4

X

27

Doc

Reading Unpopulated SDRAM Memory Banks

 

 

 

 

 

5

X

27

Doc

32-bitWrites-to-Unaligned64-bit Addresses, are Promoted to 64-bit Aligned Writes

 

 

 

 

 

6

X

28

Doc

In-order Delivery not guaranteed for data blocks described by a single DMA descriptor

 

 

 

 

 

7

X

28

Doc

Writing to reserved registers can cause unexpected behavior

 

 

 

 

 

Documentation Changes

No.

Document Revision Page Status

Documentation Changes

None for this revision of this specification update.

10

Specification Update

Image 10
Contents Intel 80219 General Purpose PCI Processor Specification Update Contents This Page Left Intentionally Blank Revision History Affected Documents/Related Documents PrefaceNomenclature Summary Table of Changes Codes Used in Summary TableCore Errata Steppings Status ErrataNon-Core Errata FRAME#Specification Clarifications Specification ChangesDocumentation Changes Identification Information MarkingsDie Details Drain Is Not Flushed Correctly when Stalled in the Pipeline Core ErrataDebug Unit Synchronization with the Txrxctrl Register Extra Circuitry Is Not Jtag Boundary Scan CompliantTrace Buffer Does Not Operate Below 1.3 Data Cache Unit Can Stall for a Single CycleCore Errata Operation may be incorrectly cancelled Disabling the MMU or re-enabling it afterwards Core Errata PBI Issue When Using 16-bit PBI Transactions in PCI Mode Non-Core ErrataContinues running the counter MCU supports a page size of 2 Kbytes for 64-bit mode Vih Minimum Input High Voltage Vih level for the PCI pins Specification Changes Gpio Output Data Register address = Ffff E7CChController Specification Clarifications Application note Hot-Debug for Intel Xscale Core DebugBAR0 Configuration When Using the Messaging Unit MU Reading Unpopulated Sdram Memory BanksWriting to reserved registers can cause unexpected behavior Not completed out of orderDocumentation Changes This Page Left Intentionally Blank