Texas Instruments TMS320C6452 DSP manual Connecting to Two 8-Bit DDR2 Sdram Devices

Page 32

www.ti.com

Using the DDR2 Memory Controller

Figure 19. Connecting to Two 8-Bit DDR2 SDRAM Devices

DDR_CLK

DDR_CLK

DDR2 DDR_CKE memory DDR_CS

controller DDR_WE DDR_RAS DDR_CAS DDR_DQM0 DDR_DQS0 DDR_DQS0

DDR_BA[2:0]

DDR_A[13:0]

DDR_D[7:0]

DDR_DQM1

DDR_DQS1

DDR_DQS1

DDR_D[15:8]

DDR_ODT0

DDR_ODT1

DDR_VREF

DDR_DQGATE0(A)

DDR_DQGATE1(A)

DDR_DQGATE2(A)

DDR_DQGATE3(A)

VREF

CK

CK

CKE

CS

WE

RAS DDR2

CAS memory x8−bit

DM

DQS

DQS

RDQS

RDQS

BA[2:0]

A[13:0]

DQ[7:0]

ODT

VREF

CK

CK

CKE

CS

WE

RAS DDR2

CAS memory x8−bit

DM

DQS

DQS

RDQS

RDQS

BA[2:0]

A[13:0]

DQ[7:0]

ODT

VREF

AThese pins are used as a timing reference during memory reads. For routing rules, see the device-specific data manual.

32

DSP DDR2 Memory Controller

SPRUF85 –October 2007

 

 

Submit Documentation Feedback

Image 32
Contents Users Guide Submit Documentation Feedback Contents List of Figures List of Tables Data Manual Reference GuidesRelated Documents From Texas Instruments Related Documents From Texas Instruments Purpose of the Peripheral FeaturesFunctional Block Diagram Industry Standards Compliance Statement Memory Map Signal DescriptionsClock Control DDR2 Memory Controller Signal Descriptions Pin DescriptionDDR2 Sdram Commands Truth Table for DDR2 Sdram CommandsCommand Function Protocol DescriptionsMode Register Set MRS and Emrs Refresh ModeDdrclk MRS/EMRS Ddrcke Ddrcs Ddrras Ddrcas Ddrwe COLActivation Actv Ddrcs Ddrras Ddrcas DdrweDcab Command Deactivation Dcab and DeacRead Command DDR2 Read CommandWrite WRT Command Memory Width and Byte AlignmentAddressable Memory Ranges Memory Width Maximum Addressable BytesBank Configuration Register Fields for Address Mapping Address MappingBit Field Bit Value Bit Description IbankLogical Address-to-DDR2 Sdram Address Map for 16-bit Sdram Logical Address-to-DDR2 Sdram Address Map DDR2 Memory Controller Interface DDR2 Memory Controller Fifo DescriptionDDR2 Memory Controller Fifo Block Diagram Command Ordering and Scheduling, Advanced ConceptCommand Starvation Refresh Scheduling Possible Race ConditionRefresh Urgency Levels Urgency Level DescriptionReset Sources Self-Refresh ModeReset Considerations 11.1 DDR2 Sdram Device Mode Register Configuration Values DDR2 Sdram Mode Register ConfigurationDDR2 Sdram Extended Mode Register 1 Configuration 11 DDR2 Sdram Memory Initialization11.2 DDR2 Sdram Initialization After Reset 11.3 DDR2 Sdram Initialization After Register ConfigurationInterrupt Support Edma Event Support Using the DDR2 Memory Controller Connecting the DDR2 Memory Controller to DDR2 SdramConnecting to Two 16-Bit DDR2 Sdram Devices Connecting to a Single 16-Bit DDR2 Sdram Device Connecting to Two 8-Bit DDR2 Sdram Devices Programming the Sdram Configuration Register Sdcfg Sdcfg ConfigurationProgramming the Sdram Refresh Control Register Sdrfc Function SelectionDDR2 Memory Refresh Specification Sdrfc ConfigurationConfiguring Sdram Timing Registers SDTIM1 and SDTIM2 SDTIM1 ConfigurationSDTIM2 Configuration Dmcctl ConfigurationDDR2 Sdram Data Register Field Sheet Parameter Name DescriptionDDR2 Memory Controller Registers Offset Acronym Register DescriptionModule ID and Revision Register Midr DDR2 Memory Controller Status Register DmcstatModule ID and Revision Register Midr Field Descriptions Bit Field Value DescriptionSdram Configuration Register Sdcfg Sdram Configuration Register Sdcfg Field DescriptionsSdram Configuration Register Sdcfg Field Descriptions Sdram Refresh Control Register Sdrfc Sdram Refresh Control Register Sdrfc Field DescriptionsSdram Timing 1 Register SDTIM1 Sdram Timing 1 Register SDTIM1 Field DescriptionsTrfc TRP Trcd TWR Tras TRC TrrdDDR2 memory data sheet. Calculate using this formula Sdram Timing 2 Register SDTIM2 Sdram Timing 2 Register SDTIM2 Field DescriptionsTodt Tsxnr Tsxrd Trtp TckePrioraise Burst Priority Register BprioBurst Priority Register Bprio Field Descriptions DDR2 Memory Controller Control Register Dmcctl ReseRfid Products ApplicationsDSP