Texas Instruments TMS320C6452 DSP manual Sdram Configuration Register Sdcfg Field Descriptions

Page 39

www.ti.com

 

 

 

DDR2 Memory Controller Registers

 

Table 20. SDRAM Configuration Register (SDCFG) Field Descriptions (continued)

Bit

Field

Value

Description

11-9

CL

 

CAS latency. The value of this field defines the CAS latency, to be used when accessing connected

 

 

 

SDRAM devices. A write to this field will cause the DDR2 Memory Controller to start the SDRAM

 

 

 

initialization sequence. This field is writeable only when the TIMUNLOCK bit is unlocked. Values 0,

 

 

 

1, 6, and 7 are reserved for this field.

 

 

2

CAS latency of 2

 

 

3

CAS latency of 3

 

 

4

CAS latency of 4

 

 

5

CAS latency of 5

8-7

Reserved

 

Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.

6-4

IBANK

 

Internal SDRAM bank setup bits. Defines number of banks inside connected SDRAM devices. A

 

 

 

write to this bit will cause the DDR2 Memory Controller to start the SDRAM initialization sequence.

 

 

 

Values 4-7 are reserved for this field.

 

 

0

One bank SDRAM devices

 

 

1

Two banks SDRAM devices

 

 

2

Four banks SDRAM devices

 

 

3

Eight banks SDRAM devices

3

Reserved

 

Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.

2-0

PAGESIZE

 

Page size bits. Defines the internal page size of the external DDR2 memory. A write to this bit will

 

 

 

cause the DDR2 Memory Controller to start the SDRAM initialization sequence. Values 0, 1, 6, and

 

 

 

7 are reserved for this field. Values 4-7 are reserved for this field.

 

 

0

256-word page requiring 8 column address bits.

 

 

1

512-word page requiring 9 column address bits.

 

 

2

1024-word page requiring 10 column address bits.

 

 

3

2048-word page requiring 11 column address bits.

SPRUF85 –October 2007

DSP DDR2 Memory Controller

39

Submit Documentation Feedback

 

 

Image 39
Contents Users Guide Submit Documentation Feedback Contents List of Figures List of Tables Reference Guides Data ManualRelated Documents From Texas Instruments Related Documents From Texas Instruments Features Functional Block DiagramPurpose of the Peripheral Industry Standards Compliance Statement Signal Descriptions Clock ControlMemory Map Pin Description DDR2 Memory Controller Signal DescriptionsProtocol Descriptions DDR2 Sdram CommandsTruth Table for DDR2 Sdram Commands Command FunctionCOL Mode Register Set MRS and EmrsRefresh Mode Ddrclk MRS/EMRS Ddrcke Ddrcs Ddrras Ddrcas DdrweDdrcs Ddrras Ddrcas Ddrwe Activation ActvDeactivation Dcab and Deac Dcab CommandDDR2 Read Command Read CommandMemory Width Maximum Addressable Bytes Write WRT CommandMemory Width and Byte Alignment Addressable Memory RangesIbank Bank Configuration Register Fields for Address MappingAddress Mapping Bit Field Bit Value Bit DescriptionLogical Address-to-DDR2 Sdram Address Map for 16-bit Sdram Logical Address-to-DDR2 Sdram Address Map DDR2 Memory Controller Fifo Description DDR2 Memory Controller InterfaceCommand Ordering and Scheduling, Advanced Concept DDR2 Memory Controller Fifo Block DiagramCommand Starvation Urgency Level Description Refresh SchedulingPossible Race Condition Refresh Urgency LevelsSelf-Refresh Mode Reset ConsiderationsReset Sources 11 DDR2 Sdram Memory Initialization 11.1 DDR2 Sdram Device Mode Register Configuration ValuesDDR2 Sdram Mode Register Configuration DDR2 Sdram Extended Mode Register 1 ConfigurationEdma Event Support 11.2 DDR2 Sdram Initialization After Reset11.3 DDR2 Sdram Initialization After Register Configuration Interrupt SupportConnecting the DDR2 Memory Controller to DDR2 Sdram Using the DDR2 Memory ControllerConnecting to Two 16-Bit DDR2 Sdram Devices Connecting to a Single 16-Bit DDR2 Sdram Device Connecting to Two 8-Bit DDR2 Sdram Devices Function Selection Programming the Sdram Configuration Register SdcfgSdcfg Configuration Programming the Sdram Refresh Control Register SdrfcSDTIM1 Configuration DDR2 Memory Refresh SpecificationSdrfc Configuration Configuring Sdram Timing Registers SDTIM1 and SDTIM2Name Description SDTIM2 ConfigurationDmcctl Configuration DDR2 Sdram Data Register Field Sheet ParameterOffset Acronym Register Description DDR2 Memory Controller RegistersBit Field Value Description Module ID and Revision Register MidrDDR2 Memory Controller Status Register Dmcstat Module ID and Revision Register Midr Field DescriptionsSdram Configuration Register Sdcfg Field Descriptions Sdram Configuration Register SdcfgSdram Configuration Register Sdcfg Field Descriptions Sdram Refresh Control Register Sdrfc Field Descriptions Sdram Refresh Control Register SdrfcTras TRC Trrd Sdram Timing 1 Register SDTIM1Sdram Timing 1 Register SDTIM1 Field Descriptions Trfc TRP Trcd TWRDDR2 memory data sheet. Calculate using this formula Tsxrd Trtp Tcke Sdram Timing 2 Register SDTIM2Sdram Timing 2 Register SDTIM2 Field Descriptions Todt TsxnrBurst Priority Register Bprio Burst Priority Register Bprio Field DescriptionsPrioraise Rese DDR2 Memory Controller Control Register DmcctlProducts Applications DSPRfid