User's Guide
SPRUF85 – October 2007
DSP DDR2 Memory Controller
1Introduction
This document describes the DDR2 memory controller in the device.
1.1Purpose of the Peripheral
The DDR2 memory controller is used to interface with
1.2Features
The DDR2 memory controller supports the following features:
∙
∙256 Mbyte memory space
∙Data bus width of 32 or 16 bits
∙CAS latencies: 2, 3, 4, and 5
∙Internal banks: 1, 2, 4, and 8
∙Burst length: 8
∙Burst type: sequential
∙1 CE signal
∙Page sizes: 256, 512, 1024, and 2048
∙SDRAM
∙
∙Prioritized refresh
∙Programmable refresh rate and backlog counter
∙Programmable timing parameters
1.3Functional Block Diagram
The DDR2 memory controller is the main interface to external DDR2 memory (see Figure 1). Master peripherals, such as the EDMA controller and the CPU can access the DDR2 memory controller through the switched central resource (SCR). The DDR2 memory controller performs all
SPRUF85 | DSP DDR2 Memory Controller | 9 |