CY7C1380C
CY7C1382C
18-Mb (512K x 36/1M x 18) Pipelined SRAM
Features
•Supports bus operation up to 250 MHz
•Available speed grades are 250, 225, 200,166 and 133MHz
•Registered inputs and outputs for pipelined operation
•3.3V core power supply
•2.5V / 3.3V I/O operation
•Fast
—2.6 ns (for
—2.8 ns (for
—3.0 ns (for
—3.4 ns (for
—4.2 ns (for
•Provide
•
Pentium interleaved or linear burst sequences
•Separate processor and controller address strobes
•Synchronous
•Asynchronous output enable
•Single Cycle Chip Deselect
•Offered in
•IEEE 1149.1
•“ZZ” Sleep Mode Option
Functional Description[1]
The CY7C1380C/CY7C1382C SRAM integrates 524,288 x 36 and 1,048,576 x 18 SRAM cells with advanced synchronous peripheral circuitry and a
[2]1
Enables (CE2 and CE3 ), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.
Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).
Address, data inputs, and write controls are registered
The CY7C1380C/CY7C1382C operates from a +3.3V core power supply while all outputs may operate with either a +2.5 or +3.3V supply. All inputs and outputs are
Selection Guide
| 250 MHz | 225 MHz | 200 MHz | 167 MHz | 133 MHz | Unit |
Maximum Access Time | 2.6 | 2.8 | 3.0 | 3.4 | 4.2 | ns |
Maximum Operating Current | 350 | 325 | 300 | 275 | 245 | mA |
Maximum CMOS Standby Current | 70 | 70 | 70 | 70 | 70 | mA |
|
|
|
|
|
|
|
Shaded areas contain advance information.
Please contact your local Cypress sales representative for availability of these parts.
Notes:
1.For
2.CE3 , CE2 are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.
Cypress Semiconductor Corporation | • | 3901 North First Street | • | San Jose, CA 95134 | • | |
Document #: |
|
|
| Revised February 26, 2004 |
[+] Feedback