Cypress CY7C1380C, CY7C1382C manual Features, Functional Description1, Selection Guide

Page 1

CY7C1380C

CY7C1382C

18-Mb (512K x 36/1M x 18) Pipelined SRAM

Features

Supports bus operation up to 250 MHz

Available speed grades are 250, 225, 200,166 and 133MHz

Registered inputs and outputs for pipelined operation

3.3V core power supply

2.5V / 3.3V I/O operation

Fast clock-to-output times

2.6 ns (for 250-MHz device)

2.8 ns (for 225-MHz device)

3.0 ns (for 200-MHz device)

3.4 ns (for 166-MHz device)

4.2 ns (for 133-MHz device)

Provide high-performance 3-1-1-1 access rate

User-selectable burst counter supporting Intel

Pentium interleaved or linear burst sequences

Separate processor and controller address strobes

Synchronous self-timed writes

Asynchronous output enable

Single Cycle Chip Deselect

Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA and 165-Ball fBGA packages

IEEE 1149.1 JTAG-Compatible Boundary Scan

“ZZ” Sleep Mode Option

Functional Description[1]

The CY7C1380C/CY7C1382C SRAM integrates 524,288 x 36 and 1,048,576 x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE ), depth-expansion Chip

[2]1

Enables (CE2 and CE3 ), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.

Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).

Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle.This part supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to two or four bytes wide as controlled by the byte write control inputs. GW when active LOW causes all bytes to be written.

The CY7C1380C/CY7C1382C operates from a +3.3V core power supply while all outputs may operate with either a +2.5 or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.

Selection Guide

 

250 MHz

225 MHz

200 MHz

167 MHz

133 MHz

Unit

Maximum Access Time

2.6

2.8

3.0

3.4

4.2

ns

Maximum Operating Current

350

325

300

275

245

mA

Maximum CMOS Standby Current

70

70

70

70

70

mA

 

 

 

 

 

 

 

Shaded areas contain advance information.

Please contact your local Cypress sales representative for availability of these parts.

Notes:

1.For best–practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.

2.CE3 , CE2 are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.

Cypress Semiconductor Corporation

3901 North First Street

San Jose, CA 95134

408-943-2600

Document #: 38-05237 Rev. *D

 

 

 

Revised February 26, 2004

[+] Feedback

Image 1
Contents Functional Description1 FeaturesSelection Guide 250 MHz 225 MHz 200 MHz 167 MHz 133 MHz UnitLogic Block Diagram CY7C1382C 1M x Logic Block Diagram CY7C1380C 512K xCY7C1380C 512K X Pin ConfigurationsCY7C1382C 1M x CY7C1382C 512K x NC / 72M NC / 36MNC / 72M NC / 288MTqfp BGA CY7C1380C-Pin DefinitionsAddress Strobe from Processor, sampled Power supply inputs to the core of the deOn the rising edge of CLK, active LOW. When Address Strobe from Controller, sampled onSelects Burst Order . When tied to GND Power supply for the I/O circuitryGround for the I/O circuitry Serial data-out to the Jtag circuit . DeliversCY7C1382CPin Definitions ZZ sleep Input, active High . When asserted Rising edge of CLK, active LOW . When assertedPower supply inputs to the core of the device Address Strobe from Processor, sampled onSerial data-out to the Jtag circuit . Delivers data Functional Overview Single Read AccessesZZ Mode Electrical Characteristics Interleaved Burst Address Table Mode = Floating or VDDAddress CE2 Adsp Adsc ADV Write CLKCLK Adsp Adsc ADV Write Truth Table for Read/Write5Function CY7C1380C BWEIeee 1149.1 Serial Boundary Scan Jtag TAP Controller Block Diagram TAP Controller State DiagramBoundary Scan Register Bypass RegisterIdentification ID Register TAP Instruction SetTAP Timing TAP AC Switching Characteristics Over the operating Range95V TAP AC Output Load Equivalent 3V TAP AC Test ConditionsParameter Description Test Conditions MIN MAX Units Scan Register Sizes Identification Register DefinitionsIdentification Codes Ball BGA Boundary Scan Order CY7C1380C 512K x Ball BGA Boundary Scan Order CY7C1382C 1M x A10 Ball fBGA Boundary Scan Order CY7C1380C 512K xF10 G10 J10Ball fBGA Boundary Scan Order CY7C1382C 1M x Maximum Ratings Electrical Characteristics Over the Operating Range12Operating Range Ambient RangeCapacitance Thermal Resistance14Parameter Description Test Conditions FBGA Unit3V I/O Test Load AC Test Loads and Waveforms5V I/O Test Load Min Max Unit Switching Characteristics Over the Operating Range19Read Cycle Timing21 Switching WaveformsWrite Cycle Timing21 CLZ Read/Write Cycle Timing21, 23ZZ Mode Timing 25 CY7C1382C-250AC CY7C1380C-250BGC Ordering InformationCY7C1382C-167AI CY7C1380C-167BGI Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A101 Package DiagramsLead Pbga 14 x 22 x 2.4 mm BG119 Package Diagrams Document History Issue Date Orig. Description of ChangeREV ECN no