Cypress CY7C1380C manual Thermal Resistance14, Capacitance, Parameter Description Test Conditions

Page 25

CY7C1380C

CY7C1382C

Electrical Characteristics Over the Operating Range[12, 13] (continued)

Parameter

Description

Test Conditions

Min.

Max.

Unit

ISB3

Automatic CE

VDD = Max, Device Deselected, or

4.0-ns cycle, 250 MHz

 

105

mA

 

Power-down

VIN 0.3V or VIN > VDDQ – 0.3V

4.4-ns cycle, 225 MHz

 

100

mA

 

Current—CMOS Inputs

f = fMAX = 1/tCYC

 

 

 

 

 

5.0-ns cycle, 200 MHz

 

95

mA

 

 

 

 

 

 

 

 

 

 

 

 

 

 

6.0-ns cycle, 167 MHz

 

85

mA

 

 

 

 

 

 

 

 

 

 

7.5-ns cycle, 133 MHz

 

80

mA

 

 

 

 

 

 

 

ISB4

Automatic CE

VDD = Max, Device Deselected,

All speeds

 

80

mA

 

Power-down

VIN VIH or VIN VIL, f = 0

 

 

 

 

 

Current—TTL Inputs

 

 

 

 

 

 

 

 

 

 

 

 

Shaded areas contain advance information.

Notes:

12.Overshoot: VIH(AC) < VDD +1.5V (Pulse width less than tCYC/2), undershoot: VIL(AC) > -2V (Pulse width less than tCYC/2).

13.TPower-up: Assumes a linear ramp from 0v to VDD(min.) within 200ms. During this time VIH < VDD and VDDQ < VDD\

Thermal Resistance[14]

 

Parameter

Description

 

Test Conditions

TQFP

BGA

fBGA

Unit

 

 

Package

Package

Package

 

 

 

 

 

 

 

 

 

 

 

 

 

ΘJA

Thermal Resistance

Test conditions follow standard

31

 

45

 

46

°C/W

 

 

(Junction to Ambient)

test methods and procedures

 

 

 

 

 

 

 

 

 

for measuring thermal

 

 

 

 

 

 

 

ΘJC

Thermal Resistance

6

 

7

 

3

°C/W

 

impedence, per EIA / JESD51.

 

 

 

 

(Junction to Case)

 

 

 

 

 

 

 

 

 

Capacitance[14]

 

 

 

 

 

 

 

 

 

 

Parameter

Description

 

Test Conditions

 

TQFP

 

BGA

 

fBGA

Unit

 

 

 

Package

 

Package

 

Package

 

 

 

 

 

 

 

 

 

 

 

 

 

CIN

Input Capacitance

 

TA = 25°C, f = 1 MHz,

 

5

 

8

 

9

pF

 

 

 

 

VDD = 3.3V.

 

 

 

 

 

 

 

 

CCLK

Clock Input Capacitance

 

 

5

 

8

 

9

pF

 

 

VDDQ = 2.5V

 

 

 

 

CI/O

Input/Output Capacitance

 

 

 

5

 

8

 

9

pF

Notes:

14. Tested initially and after any design or process change that may affect these parameters

Document #: 38-05237 Rev. *D

Page 25 of 36

[+] Feedback

Image 25
Contents Functional Description1 FeaturesSelection Guide 250 MHz 225 MHz 200 MHz 167 MHz 133 MHz UnitLogic Block Diagram CY7C1382C 1M x Logic Block Diagram CY7C1380C 512K xCY7C1380C 512K X Pin ConfigurationsCY7C1382C 1M x CY7C1382C 512K x NC / 72M NC / 36MNC / 72M NC / 288MTqfp BGA CY7C1380C-Pin DefinitionsAddress Strobe from Processor, sampled Power supply inputs to the core of the deOn the rising edge of CLK, active LOW. When Address Strobe from Controller, sampled onSelects Burst Order . When tied to GND Power supply for the I/O circuitryGround for the I/O circuitry Serial data-out to the Jtag circuit . DeliversCY7C1382CPin Definitions ZZ sleep Input, active High . When asserted Rising edge of CLK, active LOW . When assertedPower supply inputs to the core of the device Address Strobe from Processor, sampled onSerial data-out to the Jtag circuit . Delivers data Functional Overview Single Read AccessesZZ Mode Electrical Characteristics Interleaved Burst Address Table Mode = Floating or VDDAddress CE2 Adsp Adsc ADV Write CLKCLK Adsp Adsc ADV Write Truth Table for Read/Write5Function CY7C1380C BWEIeee 1149.1 Serial Boundary Scan Jtag TAP Controller Block Diagram TAP Controller State DiagramBoundary Scan Register Bypass RegisterIdentification ID Register TAP Instruction SetTAP Timing TAP AC Switching Characteristics Over the operating Range95V TAP AC Output Load Equivalent 3V TAP AC Test ConditionsParameter Description Test Conditions MIN MAX Units Scan Register Sizes Identification Register DefinitionsIdentification Codes Ball BGA Boundary Scan Order CY7C1380C 512K x Ball BGA Boundary Scan Order CY7C1382C 1M x A10 Ball fBGA Boundary Scan Order CY7C1380C 512K xF10 G10 J10Ball fBGA Boundary Scan Order CY7C1382C 1M x Maximum Ratings Electrical Characteristics Over the Operating Range12Operating Range Ambient RangeCapacitance Thermal Resistance14Parameter Description Test Conditions FBGA Unit3V I/O Test Load AC Test Loads and Waveforms5V I/O Test Load Min Max Unit Switching Characteristics Over the Operating Range19Read Cycle Timing21 Switching WaveformsWrite Cycle Timing21 CLZ Read/Write Cycle Timing21, 23ZZ Mode Timing 25 CY7C1382C-250AC CY7C1380C-250BGC Ordering InformationCY7C1382C-167AI CY7C1380C-167BGI Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A101 Package DiagramsLead Pbga 14 x 22 x 2.4 mm BG119 Package Diagrams Document History Issue Date Orig. Description of ChangeREV ECN no