Cypress CY7C1380C manual TAP Timing, TAP AC Switching Characteristics Over the operating Range9

Page 17

CY7C1380C

CY7C1382C

Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command.

BYPASS

When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass

register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board.

Reserved

These instructions are not implemented but are reserved for future use. Do not use these instructions.

TAP Timing

12

Test Clock

(TCK)tTH

tTMSS tTMSH

Test Mode Select (TMS)

tTDIS tTDIH

Test Data-In (TDI)

3

4

5

6

tTL tCYC

tTDOV

tTDOX

Test Data-Out

 

(TDO)

 

DON’T CARE

UNDEFINED

TAP AC Switching Characteristics Over the operating Range[9, 10]

Parameter

Symbol

Min

Max

Units

Clock

 

 

 

 

 

 

 

 

 

TCK Clock Cycle Time

tTCYC

100

 

ns

TCK Clock Frequency

tTF

 

10

MHz

TCK Clock HIGH time

tTH

40

 

ns

TCK Clock LOW time

tTL

40

 

ns

Output Times

 

 

 

 

TCK Clock LOW to TDO Valid

tTDOV

 

20

ns

TCK Clock LOW to TDO Invalid

tTDOX

0

 

ns

Setup Times

 

 

 

 

TMS Set-Up to TCK Clock Rise

tTMSS

10

 

ns

TDI Set-Up to TCK Clock Rise

tTDIS

10

 

ns

Capture Set-Up to TCK Rise

tCS

10

 

 

Hold Times

 

 

 

 

 

 

 

 

 

TMS hold after TCK Clock Rise

tTMSH

10

 

ns

TDI Hold after Clock Rise

tTDIH

10

 

ns

Capture Hold after Clock Rise

tCH

10

 

ns

Notes:

9.tCS and tCH refer to the setup and hold time requirements of latching data from the boundary scan register.

10. Test conditions are specified using the load in TAP AC test Conditions. tR/tF = 1ns.

Document #: 38-05237 Rev. *D

Page 17 of 36

[+] Feedback

Image 17
Contents Functional Description1 FeaturesSelection Guide 250 MHz 225 MHz 200 MHz 167 MHz 133 MHz UnitLogic Block Diagram CY7C1382C 1M x Logic Block Diagram CY7C1380C 512K xCY7C1382C 1M x Pin ConfigurationsCY7C1380C 512K X CY7C1382C 512K x NC / 72M NC / 36MNC / 72M NC / 288MTqfp BGA CY7C1380C-Pin DefinitionsAddress Strobe from Processor, sampled Power supply inputs to the core of the deOn the rising edge of CLK, active LOW. When Address Strobe from Controller, sampled onSelects Burst Order . When tied to GND Power supply for the I/O circuitryGround for the I/O circuitry Serial data-out to the Jtag circuit . DeliversCY7C1382CPin Definitions ZZ sleep Input, active High . When asserted Rising edge of CLK, active LOW . When assertedPower supply inputs to the core of the device Address Strobe from Processor, sampled onSerial data-out to the Jtag circuit . Delivers data Functional Overview Single Read AccessesZZ Mode Electrical Characteristics Interleaved Burst Address Table Mode = Floating or VDDAddress CE2 Adsp Adsc ADV Write CLKCLK Adsp Adsc ADV Write Truth Table for Read/Write5Function CY7C1380C BWEIeee 1149.1 Serial Boundary Scan Jtag TAP Controller Block Diagram TAP Controller State DiagramBoundary Scan Register Bypass RegisterIdentification ID Register TAP Instruction SetTAP Timing TAP AC Switching Characteristics Over the operating Range9Parameter Description Test Conditions MIN MAX Units 3V TAP AC Test Conditions5V TAP AC Output Load Equivalent Identification Codes Identification Register DefinitionsScan Register Sizes Ball BGA Boundary Scan Order CY7C1380C 512K x Ball BGA Boundary Scan Order CY7C1382C 1M x A10 Ball fBGA Boundary Scan Order CY7C1380C 512K xF10 G10 J10Ball fBGA Boundary Scan Order CY7C1382C 1M x Maximum Ratings Electrical Characteristics Over the Operating Range12Operating Range Ambient RangeCapacitance Thermal Resistance14Parameter Description Test Conditions FBGA Unit5V I/O Test Load AC Test Loads and Waveforms3V I/O Test Load Min Max Unit Switching Characteristics Over the Operating Range19Read Cycle Timing21 Switching WaveformsWrite Cycle Timing21 CLZ Read/Write Cycle Timing21, 23ZZ Mode Timing 25 CY7C1382C-167AI CY7C1380C-167BGI Ordering InformationCY7C1382C-250AC CY7C1380C-250BGC Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A101 Package DiagramsLead Pbga 14 x 22 x 2.4 mm BG119 Package Diagrams REV ECN no Issue Date Orig. Description of ChangeDocument History