Cypress CY7C1382C Truth Table for Read/Write5, CLK Adsp Adsc ADV Write, Function CY7C1380C, Bwe

Page 14

CY7C1380C

CY7C1382C

Truth Table[ 3, 4, 5, 6, 7, 8]

Operation

Add. Used

 

 

CE2

 

 

3

ZZ

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CLK

DQ

CE

1

CE

 

ADSP

 

 

ADSC

 

 

ADV

 

 

WRITE

 

 

OE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

READ Cycle, Continue Burst

Next

 

H

X

 

X

L

 

X

 

 

H

 

L

 

 

H

 

H

 

L-H

Tri-State

WRITE Cycle, Continue Burst

Next

 

X

X

 

X

L

 

H

 

 

H

 

L

 

 

L

 

X

 

L-H

D

WRITE Cycle, Continue Burst

Next

 

H

X

 

X

L

 

X

 

 

H

 

L

 

 

L

 

X

 

L-H

D

READ Cycle, Suspend Burst

Current

 

X

X

 

X

L

 

H

 

 

H

 

H

 

 

H

 

L

 

L-H

Q

READ Cycle, Suspend Burst

Current

 

X

X

 

X

L

 

H

 

 

H

 

H

 

 

H

 

H

 

L-H

Tri-State

READ Cycle, Suspend Burst

Current

 

H

X

 

X

L

 

X

 

 

H

 

H

 

 

H

 

L

 

L-H

Q

READ Cycle, Suspend Burst

Current

 

H

X

 

X

L

 

X

 

 

H

 

H

 

 

H

 

H

 

L-H

Tri-State

WRITE Cycle,Suspend Burst

Current

 

X

X

 

X

L

 

H

 

 

H

 

H

 

 

L

 

X

 

L-H

D

WRITE Cycle,Suspend Burst

Current

 

H

X

 

X

L

 

X

 

 

H

 

H

 

 

L

 

X

 

L-H

D

Notes:

3.X = “Don't Care.” H = Logic HIGH, L = Logic LOW.

4.WRITE = L when any one or more Byte Write enable signals and BWE = L or GW= L. WRITE = H when all Byte write enable signals , BWE, GW = H.

5.The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.

6.CE1, CE2, and CE3 are available only in the TQFP package. BGA package has only 2 chip selects CE1 and CE2.

7.The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BWX. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the write cycle

8.OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).

Truth Table for Read/Write[5]

Function (CY7C1380C)

 

GW

 

 

BWE

 

 

BW

D

 

BW

C

 

BW

B

 

BW

A

Read

 

H

 

 

H

 

 

X

 

X

 

X

 

X

Read

 

H

 

 

L

 

 

H

 

H

 

H

 

H

Write Byte A – ( DQA and DQPA )

 

H

 

 

L

 

 

H

 

H

 

H

 

L

Write Byte B – ( DQB and DQPB )

 

H

 

 

L

 

 

H

 

H

 

L

 

H

Write Bytes B, A

 

H

 

 

L

 

 

H

 

H

 

L

 

L

Write Byte C – ( DQC and DQPC )

 

H

 

 

L

 

 

H

 

L

 

H

 

H

Write Bytes C, A

 

H

 

 

L

 

 

H

 

L

 

H

 

L

Write Bytes C, B

 

H

 

 

L

 

 

H

 

L

 

L

 

H

Write Bytes C, B, A

 

H

 

 

L

 

 

H

 

L

 

L

 

L

Write Byte D – ( DQD and DQPD )

 

H

 

 

L

 

 

L

 

H

 

H

 

H

Write Bytes D, A

 

H

 

 

L

 

 

L

 

H

 

H

 

L

Write Bytes D, B

 

H

 

 

L

 

 

L

 

H

 

L

 

H

Write Bytes D, B, A

 

H

 

 

L

 

 

L

 

H

 

L

 

L

Write Bytes D, C

 

H

 

 

L

 

 

L

 

L

 

H

 

H

Write Bytes D, C, A

 

H

 

 

L

 

 

L

 

L

 

H

 

L

Write Bytes D, C, B

 

H

 

 

L

 

 

L

 

L

 

L

 

H

Write All Bytes

 

H

 

 

L

 

 

L

 

L

 

L

 

L

Write All Bytes

 

L

 

 

X

 

 

X

 

X

 

X

 

X

Truth Table for Read/Write[5]

 

Function (CY7C1382C)

 

 

 

 

 

 

 

BW

B

 

BW

A

GW

 

 

BWE

 

 

 

Read

 

H

 

 

H

 

X

 

X

 

Read

 

H

 

 

L

 

H

 

H

 

Write Byte A – ( DQA and DQPA )

 

H

 

 

L

 

H

 

L

 

Write Byte B – ( DQB and DQPB )

 

H

 

 

L

 

L

 

H

 

Write Bytes B, A

 

H

 

 

L

 

L

 

L

 

Write All Bytes

 

H

 

 

L

 

L

 

L

 

Write All Bytes

 

L

 

 

X

 

X

 

X

Document #: 38-05237 Rev. *D

 

 

 

 

 

 

 

 

Page 14 of 36

[+] Feedback

Image 14
Contents Selection Guide FeaturesFunctional Description1 250 MHz 225 MHz 200 MHz 167 MHz 133 MHz UnitLogic Block Diagram CY7C1380C 512K x Logic Block Diagram CY7C1382C 1M xCY7C1382C 1M x Pin ConfigurationsCY7C1380C 512K X NC / 72M NC / 36M CY7C1382C 512K xNC / 288M NC / 72MCY7C1380C-Pin Definitions Tqfp BGAOn the rising edge of CLK, active LOW. When Power supply inputs to the core of the deAddress Strobe from Processor, sampled Address Strobe from Controller, sampled onGround for the I/O circuitry Power supply for the I/O circuitrySelects Burst Order . When tied to GND Serial data-out to the Jtag circuit . DeliversCY7C1382CPin Definitions Power supply inputs to the core of the device Rising edge of CLK, active LOW . When assertedZZ sleep Input, active High . When asserted Address Strobe from Processor, sampled onSerial data-out to the Jtag circuit . Delivers data Single Read Accesses Functional OverviewAddress Interleaved Burst Address Table Mode = Floating or VDDZZ Mode Electrical Characteristics CE2 Adsp Adsc ADV Write CLKFunction CY7C1380C Truth Table for Read/Write5CLK Adsp Adsc ADV Write BWETAP Controller Block Diagram TAP Controller State Diagram Ieee 1149.1 Serial Boundary Scan JtagIdentification ID Register Bypass RegisterBoundary Scan Register TAP Instruction SetTAP AC Switching Characteristics Over the operating Range9 TAP TimingParameter Description Test Conditions MIN MAX Units 3V TAP AC Test Conditions5V TAP AC Output Load Equivalent Identification Codes Identification Register DefinitionsScan Register Sizes Ball BGA Boundary Scan Order CY7C1380C 512K x Ball BGA Boundary Scan Order CY7C1382C 1M x F10 G10 Ball fBGA Boundary Scan Order CY7C1380C 512K xA10 J10Ball fBGA Boundary Scan Order CY7C1382C 1M x Operating Range Electrical Characteristics Over the Operating Range12Maximum Ratings Ambient RangeParameter Description Test Conditions Thermal Resistance14Capacitance FBGA Unit5V I/O Test Load AC Test Loads and Waveforms3V I/O Test Load Switching Characteristics Over the Operating Range19 Min Max UnitSwitching Waveforms Read Cycle Timing21Write Cycle Timing21 Read/Write Cycle Timing21, 23 CLZZZ Mode Timing 25 CY7C1382C-167AI CY7C1380C-167BGI Ordering InformationCY7C1382C-250AC CY7C1380C-250BGC Package Diagrams Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A101Lead Pbga 14 x 22 x 2.4 mm BG119 Package Diagrams REV ECN no Issue Date Orig. Description of ChangeDocument History