Cypress CY7C1380C Address Strobe from Processor, sampled, Rising edge of CLK, active LOW. When

Page 7

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1380C

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1382C

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1380C–Pin Definitions (continued)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Name

TQFP

BGA

 

fBGA

I/O

 

 

Description

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

84

 

A4

 

B9

Input-

Address Strobe from Processor, sampled

 

 

ADSP

 

 

 

 

 

 

 

 

Synchronous

on the rising edge of CLK, active LOW. When

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

asserted LOW, addresses presented to the

 

 

 

 

 

 

 

 

 

 

device are captured in the address registers.

 

 

 

 

 

 

 

 

 

 

A1: A0 are also loaded into the burst counter.

 

 

 

 

 

 

 

 

 

 

When

ADSP

and ADSC are both asserted, only

 

 

 

 

 

 

 

 

 

 

ADSP is recognized. ASDP is ignored when

 

 

 

 

 

 

 

 

 

 

CE1 is deasserted HIGH.

 

 

 

 

85

 

B4

 

A8

Input-

Address Strobe from Controller, sampled on

 

 

ADSC

 

 

 

 

 

 

 

 

 

 

Synchronous

the rising edge of CLK, active LOW. When

 

 

 

 

 

 

 

 

 

 

asserted LOW, addresses presented to the

 

 

 

 

 

 

 

 

 

 

device are captured in the address registers.

 

 

 

 

 

 

 

 

 

 

A1: A0 are also loaded into the burst counter.

 

 

 

 

 

 

 

 

 

 

When

ADSP

and ADSC are both asserted, only

 

 

 

 

 

 

 

 

 

 

ADSP is recognized.

 

 

 

 

 

 

 

 

 

 

 

 

ZZ

64

 

T7

 

H11

Input-

ZZ “sleep” Input, active HIGH. When

 

 

 

 

 

 

 

 

 

Asynchronous

asserted HIGH places the device in a

 

 

 

 

 

 

 

 

 

 

non-time-critical “sleep” condition with data

 

 

 

 

 

 

 

 

 

 

integrity preserved. For normal operation, this

 

 

 

 

 

 

 

 

 

 

pin has to be LOW or left floating. ZZ pin has an

 

 

 

 

 

 

 

 

 

 

internal pull-down.

 

 

 

 

 

 

 

 

 

 

 

 

DQs, DQPs

52,53,56,

 

K6,L6,

 

M11,L11,

I/O-

Bidirectional Data I/O lines. As inputs, they

 

 

 

 

57,58,59,

 

M6,N6,

 

K11,J11,

Synchronous

feed into an on-chip data register that is

 

 

 

 

62,63,68,

 

K7,L7,

 

J10,K10,

 

triggered by the rising edge of CLK. As outputs,

 

 

 

 

69,72,73,

 

N7,P7,

 

L10,M10,

 

they deliver the data contained in the memory

 

 

 

 

74,75,78,

 

E6,F6,

 

D10,E10,

 

location specified by the addresses presented

 

 

 

 

79,2,3,6,7,8,9,

G6,H6,

 

F10,G10,

 

during the previous clock rise of the read cycle.

 

 

 

 

12,13,18,19,22

D7,E7,

 

D11,E11,

 

The direction of the pins is controlled by OE.

 

 

 

 

,

 

G7,H7,

 

F11,G11,

 

When OE is asserted LOW, the pins behave as

 

 

 

 

23,24,25,

 

D1,E1,

 

D1,E1,F1,

 

outputs. When HIGH, DQs and DQPX are

 

 

 

 

28,29,51,

 

G1,H1,

 

G1,D2,E2,F2,

 

placed in a tri-state condition.

 

 

 

 

80,1,30

 

E2,F2,

 

G2,J1,

 

 

 

 

 

 

 

 

 

 

 

G2,H2,

 

K1,L1,M1,

 

 

 

 

 

 

 

 

 

 

 

K1,L1,

 

J2,K2,L2,

 

 

 

 

 

 

 

 

 

 

 

N1,P1,

 

M2,N11,

 

 

 

 

 

 

 

 

 

 

 

K2,L2,

 

C11,C1,N1

 

 

 

 

 

 

 

 

 

 

 

M2,N2,

 

 

 

 

 

 

 

 

 

 

 

 

 

P6,D6,

 

 

 

 

 

 

 

 

 

 

 

 

 

D2,P2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

VDD

15,41,65,

 

J2,C4,J4,R4,

 

D4,D8,E4,E8,

Power Supply

Power supply inputs to the core of the de-

 

 

 

 

91

 

J6

 

F4,F8,

 

vice.

 

 

 

 

 

 

 

 

G4,G8,H4,H8,

 

 

 

 

 

 

 

 

 

 

 

 

 

J4,J8,

 

 

 

 

 

 

 

 

 

 

 

 

 

K4,K8,L4,

 

 

 

 

 

 

 

 

 

 

 

 

 

L8,M4,M8

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

VSS

17,40,67,

 

D3,E3,

 

C4,C5,C6,C7,

Ground

Ground for the core of the device.

 

 

 

 

90

 

F3,H3,

 

C8,D5,D6,D7,

 

 

 

 

 

 

 

 

 

 

 

K3,M3,

 

E5,E6,E7,F5,

 

 

 

 

 

 

 

 

 

 

 

N3,P3,

 

F6,F7,G5,G6,

 

 

 

 

 

 

 

 

 

 

 

D5,E5,

 

G7,H2,H5,H6,

 

 

 

 

 

 

 

 

 

 

 

F5,H5,

 

H7,J5,J6,J7,

 

 

 

 

 

 

 

 

 

 

 

K5,M5,

 

K5,K6,K7,

 

 

 

 

 

 

 

 

 

 

 

N5,P5

 

L5,L6,L7,

 

 

 

 

 

 

 

 

 

 

 

 

 

M5,M6,M7,N4,

 

 

 

 

 

 

 

 

 

 

 

 

 

N8

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Document #: 38-05237 Rev. *D

 

 

 

 

 

 

Page 7 of 36

[+] Feedback

Image 7
Contents 250 MHz 225 MHz 200 MHz 167 MHz 133 MHz Unit FeaturesFunctional Description1 Selection GuideLogic Block Diagram CY7C1382C 1M x Logic Block Diagram CY7C1380C 512K xCY7C1380C 512K X Pin ConfigurationsCY7C1382C 1M x CY7C1382C 512K x NC / 72M NC / 36MNC / 72M NC / 288MTqfp BGA CY7C1380C-Pin DefinitionsAddress Strobe from Controller, sampled on Power supply inputs to the core of the deAddress Strobe from Processor, sampled On the rising edge of CLK, active LOW. WhenSerial data-out to the Jtag circuit . Delivers Power supply for the I/O circuitrySelects Burst Order . When tied to GND Ground for the I/O circuitryCY7C1382CPin Definitions Address Strobe from Processor, sampled on Rising edge of CLK, active LOW . When assertedZZ sleep Input, active High . When asserted Power supply inputs to the core of the deviceSerial data-out to the Jtag circuit . Delivers data Functional Overview Single Read AccessesCE2 Adsp Adsc ADV Write CLK Interleaved Burst Address Table Mode = Floating or VDDZZ Mode Electrical Characteristics AddressBWE Truth Table for Read/Write5CLK Adsp Adsc ADV Write Function CY7C1380CIeee 1149.1 Serial Boundary Scan Jtag TAP Controller Block Diagram TAP Controller State DiagramTAP Instruction Set Bypass RegisterBoundary Scan Register Identification ID RegisterTAP Timing TAP AC Switching Characteristics Over the operating Range95V TAP AC Output Load Equivalent 3V TAP AC Test ConditionsParameter Description Test Conditions MIN MAX Units Scan Register Sizes Identification Register DefinitionsIdentification Codes Ball BGA Boundary Scan Order CY7C1380C 512K x Ball BGA Boundary Scan Order CY7C1382C 1M x J10 Ball fBGA Boundary Scan Order CY7C1380C 512K xA10 F10 G10Ball fBGA Boundary Scan Order CY7C1382C 1M x Ambient Range Electrical Characteristics Over the Operating Range12Maximum Ratings Operating RangeFBGA Unit Thermal Resistance14Capacitance Parameter Description Test Conditions3V I/O Test Load AC Test Loads and Waveforms5V I/O Test Load Min Max Unit Switching Characteristics Over the Operating Range19Read Cycle Timing21 Switching WaveformsWrite Cycle Timing21 CLZ Read/Write Cycle Timing21, 23ZZ Mode Timing 25 CY7C1382C-250AC CY7C1380C-250BGC Ordering InformationCY7C1382C-167AI CY7C1380C-167BGI Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A101 Package DiagramsLead Pbga 14 x 22 x 2.4 mm BG119 Package Diagrams Document History Issue Date Orig. Description of ChangeREV ECN no