Cypress CY7C1460AV25, CY7C1464AV25 manual Logic Block Diagram-CY7C1462AV25 2M x, Selection Guide

Page 2

CY7C1460AV25

CY7C1462AV25

CY7C1464AV25

Logic Block Diagram–CY7C1462AV25 (2M x 18)

 

A0, A1, A

ADDRESS

 

 

 

 

 

 

 

 

 

 

REGISTER 0

A1

D1

Q1 A1'

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MODE

 

 

A0

D0 BURST Q0 A0'

 

 

 

 

 

 

 

 

ADV/LD

 

LOGIC

 

 

 

 

 

CLK

C

 

 

 

 

 

 

 

 

 

 

 

C

 

 

 

 

 

 

 

CEN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

WRITE ADDRESS

 

WRITE ADDRESS

 

 

 

 

 

 

 

 

REGISTER 1

 

REGISTER 2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

O

 

O

 

 

 

 

 

 

 

 

 

U

 

U

 

 

 

 

 

 

 

 

S

T

D

T

 

 

 

 

 

 

 

 

P

P

 

ADV/LD

 

 

 

 

 

 

E

U

A

U

 

 

 

 

WRITE REGISTRY

 

 

 

N

T

T

T

 

 

 

 

 

 

MEMORY

S

R

A

B

 

BWa

 

 

AND DATA COHERENCY

 

WRITE

E

 

 

 

 

 

ARRAY

 

E

S

U

 

 

 

 

CONTROL LOGIC

 

DRIVERS

 

A

G

T

F

 

BWb

 

 

 

 

 

 

M

I

E

F

 

 

 

 

 

 

 

 

P

S

E

E

 

 

 

 

 

 

 

 

S

T

R

R

 

 

 

 

 

 

 

 

 

E

I

S

 

WE

 

 

 

 

 

 

 

R

N

 

 

 

 

 

 

 

 

 

S

 

 

 

 

 

 

 

 

 

 

 

G

 

 

 

 

 

 

 

 

 

 

E

 

E

 

 

 

 

 

 

 

INPUT

E

 

INPUT

E

 

 

 

 

 

 

 

REGISTER 1

 

REGISTER 0

 

OE

 

READ LOGIC

 

 

 

 

 

 

 

 

CE1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE2

 

 

 

 

 

 

 

 

 

 

 

CE3

 

 

 

 

 

 

 

 

 

 

 

ZZ

 

Sleep

 

 

 

 

 

 

 

 

 

 

Control

 

 

 

 

 

 

 

DQs DQPa DQPb

Logic Block Diagram–CY7C1464AV25 (512K x 72)

 

A0, A1, A

ADDRESS

 

 

 

 

 

 

 

 

 

 

REGISTER 0

A1

D1

Q1 A1'

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MODE

 

 

A0

D0 BURST Q0 A0'

 

 

 

 

 

 

 

 

ADV/LD

 

LOGIC

 

 

 

 

 

CLK

C

 

 

 

 

 

 

 

 

 

 

 

C

 

 

 

 

 

 

 

CEN

 

 

 

 

 

 

 

 

 

 

 

 

 

WRITE ADDRESS

 

WRITE ADDRESS

 

 

 

 

 

 

 

 

REGISTER 1

 

REGISTER 2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

O

 

O

 

 

 

 

 

 

 

 

 

U

 

U

 

 

 

 

 

 

 

 

 

T

 

T

 

ADV/LD

 

 

 

 

 

 

S

P

D

P

 

 

 

 

 

 

 

E

U

A

U

 

BWa

 

 

WRITE REGISTRY

 

 

 

N

T

T

T

 

 

 

 

 

MEMORY

S

R

A

 

 

BWb

 

 

AND DATA COHERENCY

 

WRITE

E

S

B

 

 

 

CONTROL LOGIC

 

ARRAY

A

E

U

 

BWc

 

 

 

DRIVERS

 

G

T

F

 

BWd

 

 

 

 

 

 

M

I

E

F

 

 

 

 

 

 

 

P

S

E

E

 

BWe

 

 

 

 

 

 

S

T

R

R

 

 

 

 

 

 

 

E

 

BWf

 

 

 

 

 

 

 

I

S

 

 

 

 

 

 

 

 

R

N

 

 

BWg

 

 

 

 

 

 

 

S

G

 

 

 

 

 

 

 

 

 

E

E

 

BWh

 

 

 

 

 

 

 

 

 

WE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

INPUT

E

 

INPUT

E

 

 

 

 

 

 

 

REGISTER 1

 

REGISTER 0

 

OE

 

READ LOGIC

 

 

 

 

 

 

 

 

CE1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE2

 

 

 

 

 

 

 

 

 

 

 

CE3

 

 

 

 

 

 

 

 

 

 

 

ZZ

 

Sleep

 

 

 

 

 

 

 

 

 

 

Control

 

 

 

 

 

 

 

DQs DQPa DQPb DQPc DQPd DQPe DQPf DQPg DQPh

Selection Guide

 

250 MHz

200 MHz

167 MHz

Unit

Maximum Access Time

2.6

3.2

3.4

ns

Maximum Operating Current

435

385

335

mA

Maximum CMOS Standby Current

120

120

120

mA

Document #: 38-05354 Rev. *D

Page 2 of 27

[+] Feedback

Image 2
Contents Functional Description FeaturesLogic Block Diagram-CY7C1460AV25 1M x Cypress Semiconductor CorporationSelection Guide Logic Block Diagram-CY7C1462AV25 2M xLogic Block Diagram-CY7C1464AV25 512K x 250 MHz 200 MHz 167 MHz UnitPin Configurations Pin Tqfp Pinout 2M ×CY7C1462AV25 2M × Byte Write Select Inputs, active LOW. Qualified with Pin DefinitionsPin Name Type Pin Description ADV/LDType Pin Description Power supply inputs to the core of the devicePower supply for the I/O circuitry Clock input to the Jtag circuitrySingle Write Accesses Single Read AccessesBurst Read Accesses Burst Write AccessesZZ Mode Electrical Characteristics Interleaved Burst Address Table Mode = Floating or VDDLinear Burst Address Table Mode = GND Function CY7C1462AV25 Partial Write Cycle Description1, 2, 3Function CY7C1460AV25 BW d BW c BW b BW a Function CY7C1464AV25Test Access Port TAP TAP Controller Block Diagram TAP Controller State DiagramDisabling the Jtag Feature Performing a TAP ResetBypass Register TAP Instruction SetOutput Times TAP TimingParameter Description Min Max Unit Clock Set-up Times8V TAP AC Test Conditions TAP DC Electrical Characteristics And Operating Conditions5V TAP AC Test Conditions Identification Register DefinitionsRegister Name Bit Size Scan Register SizesIdentification Codes Instruction Code DescriptionBit# Ball ID Ball Fbga Boundary Scan Order12CY7C1460AV25 1M x 36, CY7C1462AV25 2M x Bit# Ball ID Ball Fbga Boundary Scan Order 12 CY7C1464AV25 512K x Bit# Ball IDOperating Range Electrical Characteristics Over the Operating Range14Maximum Ratings Ambient RangeAC Test Loads and Waveforms Capacitance16Thermal Resistance Switching Characteristics Over the Operating Range 21 250 200 167 Parameter Description Unit Min MaxNOP, Stall and Deselect Cycles23, 24 Switching WaveformsRead/Write/Timing23, 24 ZZ Mode Timing27 DON’T CareOrdering Information 250 Package Diagrams Pin Tqfp 14 x 20 x 1.4 mmBall Fbga 15 x 17 x 1.4 mm Ball Fbga 14 x 22 x 1.76 mm SYT ECN No Issue Date Orig. Description of ChangeDocument History RXU