Chapter 3 Timing Diagrams
653X User Manual 3-8 ni.com
Figure 3-5. Burst Input Timing Diagram (Default)
Parameter Description Minimum Maximum
Input Parameters
trs Setup time from REQ valid to PCLK 12 —
trh Hold time from PCLK to REQ invalid 0 —
tdis Setup time from input data valid to PCLK 4 —
tdih Hold time from PCLK to input data invalid 6 —
Output Parameters
tpc PCLK cycle time 50 7001
tpw PCLK high pulse duration tpc/2 – 5t
pc/2 + 5
tpa PCLK to ACK valid —18
tah Hold time from PCLK to ACK invalid 3 —
1 tpc = programmable delay from 100 to 700ns, or 50 ns if programmable delay is 0. Timebase stability for the onboard
20MHz clock source is 100 ppm.
All timing values are in nanoseconds.
PCLK
ACK
Data In Valid
REQ
tdis tdih
trs
tpa
tpw
tpc
trh
tah