
Chapter 3 Timing Diagrams
653X User Manual 3-10 ni.com
Figure 3-7. Burst Input Timing Diagram (PCLK Reversed)
Parameter Description Minimum Maximum
Input Parameters
tpc PCLK cycle time 50 —
tpw PCLK high pulse duration 20 —
tpl PCLK low pulse duration 20 —
trs Setup time from REQ valid to PCLK falling
edge
1—
trh Hold time from PCLK to REQ invalid 0—
tdis Setup time from input data valid to PCLK
falling edge
0—
tdih Hold time from PCLK to input data valid 0—
Output Parameters
tpa PCLK to ACK valid —22
tah Hold time from PCLK to ACK invalid 3—
All timing values are in nanoseconds.
PCLK
ACK
Data In Valid
REQ
tdis tdih
trs
tpa
tpw tpl
tpc
trh
tah