SUPER MICRO Computer I2DMR-8G2 user manual Register for date and time next

Page 72

SUPER i2DMR-8G2/i2DMR-iG2 User’s Manual

Checkpoint

Code Description

03h

The NMI is disabled. Next, checking for a soft reset or a power on

 

condition.

05h

The BIOS stack has been built. Next, disabling cache memory.

06h

Uncompressing the POST code next.

07h

Next, initializing the CPU and the CPU data area.

08h

The CMOS checksum calculation is done next.

0Ah

The CMOS checksum calculation is done. Initializing the CMOS status

 

register for date and time next.

0Bh

The CMOS status register is initialized. Next, performing any required

 

initialization before the keyboard BAT command is issued.

0Ch

The keyboard controller input buffer is free. Next, issuing the BAT

 

command to the keyboard controller.

0Eh

The keyboard controller BAT command result has been verified.

 

Next, performing any necessary initialization after the keyboard

 

controller BAT command test.

0Fh

The initialization after the keyboard controller BAT command test is

 

done. The keyboard command byte is written next.

10h

The keyboard controller command byte is written. Next, issuing the

 

Pin 23 and 24 blocking and unblocking command.

11h

Next, checking if <End or <Ins> keys were pressed during power on.

 

Initializing CMOS RAM if the Initialize CMOS RAM in every boot

 

AMIBIOS POST option was set in AMIBCP or the <End> key was

 

pressed.

12h

Next, disabling DMA controllers 1 and 2 and interrupt controllers 1 and

 

2.

13h

The video display has been disabled. Port B has been initialized. Next,

 

initializing the chipset.

14h

The 8254 timer test will begin next.

19h

The 8254 timer test is over. Starting the memory refresh test next.

1Ah

The memory refresh line is toggling. Checking the 15 second on/off

 

time next.

2Bh

Passing control to the video ROM to perform any required configu-

 

ration before the video ROM test.

2Ch

All necessary processing before passing control to the video ROM

 

is done. Looking for the video ROM next and passing control to it.

2Dh

The video ROM has returned control to BIOS POST. Performing any

 

required processing after the video ROM had control.

23h

Reading the 8042 input port and disabling the MEGAKEY Green

 

PC feature next. Making the BIOS code segment writable and

performing any necessary configuration before initializing the interrupt vectors.

A-2

Image 72
Contents Super Page About This Manual Manual OrganizationTable of Contents Troubleshooting Table of ContentsBios AppendicesChecklist OverviewContacting Supermicro HeadquartersEurope Asia-PacificSuper i2DMR-8G2/i2DMR-iG2 Image Super i2DMR-8G2/i2DMR-iG2 Motherboard Layout Jumper Description Default Setting Connector DescriptionQuick Reference i2DMR-8G2/i2DMR-iG2 Motherboard Features ChipsetM o r y Expansion SlotsAcpi Features PC Health MonitoringThermal Control Onboard I/ODimensions OtherBlock Diagram of the i2DMR-8G2/i2DMR-iG2 Motherboard Chipset Overview Major bus groups areSpecial Features PC Health MonitoringComplementary Components include Acpi Features Power SupplyAuto-Switching Voltage Regulator for the CPU Core CPU Overheat LED and ControlSuper I/O Page Precautions Static-Sensitive DevicesUnpacking Itanium2 Processor and Heatsink Installation Locating the components included in the shipping packageInstallation Installing Motherboard into chassis Installation Installing and securing the Power Pod onto the Itanium Edge Connector Signal PinsPage Installing the Heatsink on the CPU*for CPU w/o Heatsink only Connecting AC Power to the motherboard and the Power Pods Installing DIMMs Dimm InstallationMemory Support I/OPorts/Control Panel Connectors I/O Port Locations and DefinitionsSpeaker Connector CN4 Front Control Panel U66Connecting Cables HDD LED Overheat LED OHReset Button Power ButtonUniversal Serial Bus USB0/1, USB2/3 Front Panel Universal Serial Bus Header Serial PortsGlan Ports Ethernet Chassis IntrusionFan Headers Speaker HeaderWake-On-Ring Connector Power FaultAlarm Reset SMB Power I2 CJumper Settings Glan Enable/DisableExplanation Jumpers Cmos ClearVGA Enable/Disable Scsi Enable/Disable *i2DMR-8G2 onlyScsi Termination Enable/ Disable *i2DMR-8G2 only Watch DogOnboard Indicators Force-Power-On Enable DisableGlan LEDs IDE Connectors COM Port, IDE, Ipmi and Scsi ConnectionsCOM Port 1 J5 & COM Header J38 Ultra 320 Scsi Connectors *i2DMR-8G2 only IpmiPage Troubleshooting Procedures Before Power OnNo Power Losing the System’s Setup Configuration Memory ErrorsNo Video Technical Support Procedures Frequently Asked QuestionsReturning Merchandise for Service Amibios IntroductionMain Setup Language MenuBSP Information System Time/System DateAdvanced Bios Setup Super IO Configuration Sub MenuSetup Warning IDE Configurations Sub Menu Serial Port1 Address/Serial Port2 AddressLBA/Large Mode TypeBlock Multi-Sector Transfer DMA Mode A.R.T. For Hard disk drives32Bit Data Transfer Armd Emulation TypeBios Settings Configuration Quiet BootAtapi Detect Time Out Atapi 80Pin Cable DetectionSystem Health Monitor Advanced System HealthPeripheral Device Configuration Power Loss ControlWatch Dog Timer Watch Dog Timer ValueUBS Configuration USB FunctionLegacy USB Support PCI/PnP Configuration PCI Latency TimerAllocate IRQ to PCI VGA PCI IDE BusMasterSecurity Settings Load Optimal Defaults Load Fail-Safe DefaultsExit Options Exit Saving ChangesDiscarding Changes Introduction to the EFI Platform Flash AMI Bios Page Page Page Brief instruction for adding the Cdrom boot option in EFI Software Installation Page IA-32 Post Codes Checkpoint Code DescriptionRegister for date and time next Monochrome mode and color mode settings next 47h 60h 95h Common Debug Codes Checkpoints Code DescriptionSuper i2DMR-8G2/i2DMR-iG2 User’s Manual