Cypress CYD18S36V, CYD02S36VA manual Jtag Timing, Port to Port Delays, Master Reset Timing, Cntint

Page 14

CYD01S36V

CYD02S36V/36VA/CYD04S36V

CYD09S36V/CYD18S36V

Switching Characteristics Over the Operating Range (continued)

 

 

 

 

 

 

 

 

 

 

 

-167

 

-133

 

-100

 

 

 

 

 

 

 

 

 

 

 

 

CYD01S36V

CYD01S36V

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CYD02S36V/

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CYD02S36V

 

 

 

 

 

Parameter

 

 

 

 

 

 

 

Description

CYD02S36VA

CYD18S36V

CYD18S36V

Unit

 

 

 

 

 

 

 

CYD04S36V

 

 

 

 

 

 

 

 

 

 

 

CYD04S36V

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CYD09S36V

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CYD09S36V

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Min

Max

Min

Max

Min

Max

Min

Max

 

tHCM

 

 

CNT/MSK

Hold Time

0.6

 

0.6

 

NA

 

NA

 

ns

tOE

 

 

Output Enable to Data Valid

 

4.4

 

4.4

 

5.5

 

5.5

ns

tOLZ[31, 32]

 

OE

to Low Z

0

 

0

 

0

 

0

 

ns

tOHZ[31, 32]

 

OE

to High Z

0

4.0

0

4.4

0

5.5

0

5.5

ns

tCD2

 

 

Clock to Data Valid

 

4.4

 

4.4

 

5.0

 

5.2

ns

tCA2

 

 

Clock to Counter Address Valid

 

4.0

 

4.4

 

NA

 

NA

ns

tCM2

 

 

Clock to Mask Register Readback

 

4.0

 

4.4

 

NA

 

NA

ns

 

 

 

Valid

 

 

 

 

 

 

 

 

 

tDC

 

 

Data Output Hold After Clock HIGH

1.0

 

1.0

 

1.0

 

1.0

 

ns

t

[31, 32]

 

Clock HIGH to Output High Z

0

4.0

0

4.4

0

4.7

0

5.0

ns

CKHZ

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

t

[31, 32]

 

Clock HIGH to Output Low Z

1.0

4.0

1.0

4.4

1.0

4.7

1.0

5.0

ns

CKLZ

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tSINT

 

 

Clock to

INT

Set Time

0.5

6.7

0.5

7.5

0.5

7.5

0.5

10.0

ns

tRINT

 

 

Clock to

INT

Reset Time

0.5

6.7

0.5

7.5

0.5

7.5

0.5

10.0

ns

tSCINT

 

Clock to

CNTINT

Set Time

0.5

5.0

0.5

5.7

NA

NA

NA

NA

ns

tRCINT

 

Clock to

CNTINT

Reset time

0.5

5.0

0.5

5.7

NA

NA

NA

NA

ns

Port to Port Delays

tCCS

Clock to Clock Skew

5.2

 

6.0

 

5.7

 

8.0

Master Reset Timing

ns

tRS

Master Reset Pulse Width

5.0

 

5.0

 

5.0

 

5.0

 

cycles

tRS

Master Reset Setup Time

6.0

 

6.0

 

6.0

 

8.5

 

ns

tRSR

Master Reset Recovery Time

5.0

 

5.0

 

5.0

 

5.0

 

cycles

tRSF

Master Reset to Outputs Inactive

 

10.0

 

10.0

 

10.0

 

10.0

ns

tRSINT

Master Reset to Counter and Mailbox

 

10.0

 

10.0

 

NA

 

NA

ns

 

Interrupt Flag Reset Time

 

 

 

 

 

 

 

 

 

JTAG Timing

Parameter

Description

167/133/100

Unit

Min

Max

 

 

 

fJTAG

Maximum JTAG TAP Controller Frequency

 

10

MHz

tTCYC

TCK Clock Cycle Time

100

 

ns

tTH

TCK Clock HIGH Time

40

 

ns

tTL

TCK Clock LOW Time

40

 

ns

tTMSS

TMS Setup to TCK Clock Rise

10

 

ns

tTMSH

TMS Hold After TCK Clock Rise

10

 

ns

tTDIS

TDI Setup to TCK Clock Rise

10

 

ns

tTDIH

TDI Hold After TCK Clock Rise

10

 

ns

tTDOV

TCK Clock LOW to TDO Valid

 

30

ns

tTDOX

TCK Clock LOW to TDO Invalid

0

 

ns

Notes

31.This parameter is guaranteed by design, but it is not production tested.

32.Test conditions used are Load 2.

Document Number: 38-06076 Rev. *G

Page 14 of 28

[+] Feedback

Image 14
Contents Seamless Migration to Next-Generation Dual-Port Family FeaturesFunctional Description Logic Block Diagram1 Dual Ported ArrayPin Configurations DQ10R DQ12R DQ14RPin Definitions Address Counter and Mask Register Operations19 Master ResetMailbox Interrupts CLK Mrst CNT/MSK Cntrst ADS Cnten Counter Reset OperationCounter Load Operation Operation DescriptionCounter Hold Operation Mask Reset OperationCounter Increment Operation Counter InterruptCounter, Mask, and Mirror Logic Block Diagram1 Performing a Pause/Restart Performing a TAP ResetIeee 1149.1 Serial Boundary Scan JTAG23 Boundary Scan Hierarchy for 9-Mbit and 18-Mbit DevicesScan Chain for 18-Mbit Device Scan Register Sizes Register Name Bit SizeInstruction Identification Codes Description ReservedOperating Range Electrical Characteristics Over the Operating RangeMaximum Ratings CapacitanceSwitching Characteristics Over the Operating Range Jtag Timing Port to Port DelaysMaster Reset Timing Parameter Description 167/133/100 Unit MinJtag Switching Waveform Switching WaveformsData OUT CLKAddress Data OUT Read No Operation Write ADDRESSB1Address B2 Read Write DatainDataout ADSAddress Internal ADS CntenRead Reset Address Counter WriteCLK External Address A0-A16 Internal Address Load Readback Increment External Counter Address InternalLport Data CLK LLport CLK RCounter Interrupt and Retransmit17, 45, 53, 54, 55 CNT/MSK ADS Cnten Counter Internal 3FFFC 3FFFD 3FFFE 3FFFFLport 7FFFF Address CLK CE0 CE1Clkl INT ROrdering Information Package Diagrams Ball Fbga 17 x 17 mm BB256Ball Fbga 23 mm x 23 mm x 1.7 mm BB256B Document History Sales, Solutions and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions REV ECN no