Cypress CYD02S36VA, CYD09S36V, CYD18S36V, CYD01S36V, CYD04S36V manual Datain, Dataout, Read Write, Ads

Page 18

 

 

 

 

 

 

 

CYD01S36V

 

 

 

 

 

 

CYD02S36V/36VA/CYD04S36V

 

 

 

 

 

 

CYD09S36V/CYD18S36V

Switching Waveforms (continued)

 

 

 

 

 

 

Figure 11. Read-to-Write-to-Read (OE Controlled)[36, 39, 41, 42]

 

 

tCH2

tCYC2

tCL2

 

 

 

 

 

 

 

 

 

 

CLK

 

 

 

 

 

 

 

CE

tSC

tHC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tSW tHW

 

 

 

R/W

tSW

tHW

 

 

 

 

 

ADDRESS

An

 

An+1

An+2

An+3

An+4

An+5

tSA

tHA

 

tSD tHD

 

 

 

 

 

 

 

 

DATAIN

 

 

tCD2

Dn+2

Dn+3

 

 

 

 

 

 

 

 

tCD2

DATAOUT

 

 

 

Qn

 

 

Qn+4

 

 

 

 

tOHZ

 

 

 

OE

 

 

READ

 

WRITE

 

READ

 

 

 

 

 

Figure 12. Read with Address Counter Advance[41]

 

 

tCYC2

 

 

 

 

 

 

tCH2

tCL2

 

 

 

 

 

CLK

 

 

 

 

 

 

 

tSA

 

tHA

 

 

 

 

 

ADDRESS

An

 

 

 

 

 

 

tSAD

 

tHAD

 

 

 

 

 

ADS

 

 

 

 

 

 

 

 

 

 

 

tSAD

tHAD

 

 

CNTEN

 

 

 

 

 

 

 

tSCN

 

tHCN

 

tSCN

tHCN

 

 

 

 

 

 

tCD2

 

 

 

DATAOUT

Qx–1

 

Qx

Qn

Qn+1

Qn+2

Qn+3

 

READ

tDC

READ WITH COUNTER

COUNTER HOLD

READ WITH COUNTER

 

 

EXTERNAL

 

 

 

 

ADDRESS

 

 

 

 

 

Document Number: 38-06076 Rev. *G

Page 18 of 28

[+] Feedback

Image 18
Contents Features Functional DescriptionSeamless Migration to Next-Generation Dual-Port Family Logic Block Diagram1 Dual Ported ArrayPin Configurations DQ10R DQ12R DQ14RPin Definitions Master Reset Mailbox InterruptsAddress Counter and Mask Register Operations19 CLK Mrst CNT/MSK Cntrst ADS Cnten Counter Reset OperationCounter Load Operation Operation DescriptionCounter Hold Operation Mask Reset OperationCounter Increment Operation Counter InterruptCounter, Mask, and Mirror Logic Block Diagram1 Performing a Pause/Restart Performing a TAP ResetIeee 1149.1 Serial Boundary Scan JTAG23 Boundary Scan Hierarchy for 9-Mbit and 18-Mbit DevicesScan Chain for 18-Mbit Device Scan Register Sizes Register Name Bit SizeInstruction Identification Codes Description ReservedOperating Range Electrical Characteristics Over the Operating RangeMaximum Ratings CapacitanceSwitching Characteristics Over the Operating Range Jtag Timing Port to Port DelaysMaster Reset Timing Parameter Description 167/133/100 Unit MinJtag Switching Waveform Switching WaveformsCLK AddressData OUT ADDRESSB1 Address B2Data OUT Read No Operation Write Read Write DatainDataout ADSAddress Internal ADS CntenRead Reset Address Counter WriteCLK External Address A0-A16 Internal Address Load Readback Increment External Counter Address InternalLport Data CLK LLport CLK RCounter Interrupt and Retransmit17, 45, 53, 54, 55 CNT/MSK ADS Cnten Counter Internal 3FFFC 3FFFD 3FFFE 3FFFFLport 7FFFF Address CLK CE0 CE1Clkl INT ROrdering Information Package Diagrams Ball Fbga 17 x 17 mm BB256Ball Fbga 23 mm x 23 mm x 1.7 mm BB256B Document History Sales, Solutions and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions REV ECN no