Texas Instruments TMS320C6202 XD310 XBE3/XA5 XBE2/XA4 XBE1/XA3 XBE0/XA2, Xrdy Xhold Xholda

Page 10

TMS320C6202

FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS072B ± AUGUST 1998 ± REVISED AUGUST 1999

signal groups description (continued)

INFORMATION

32

XD[31:0]

XBE3/XA5

XBE2/XA4

XBE1/XA3

XBE0/XA2

XRDY

XHOLD

XHOLDA

Data

Byte-Enable

Control/

Address

Control

Arbitration

Expansion Bus

Clocks

I/O Port Control

Host

Interface

Control

XCLKIN

XFCLK

XOE

XRE XWE/XWAIT XCE3

XCE2

XCE1

XCE0

XCS

XAS

XCNTL

XW/R

XBLAST

XBOFF

ADVANCE

Figure 4. Peripheral Signals (Continued)

10

POST OFFICE BOX 1443 HOUSTON, TEXAS 77251±1443

Image 10
Contents Advance Information FIXED-POINT Digital Signal Processor Characteristics Description Device characteristicsDescription CPU Functional block diagramTimers Data Memory Interrupt Selector EmifCPU description Control TimersBit Data C62x CPU RegistersLD1 RSV2 RSV1 RSV0 Signal groups descriptionEMU1 EMU0 RSV4 RSV3 Clock/PLL Ieee Standard 1149.1CE0 CE3 CE2CE1 BE3 Hold BE2XD310 XBE3/XA5 XBE2/XA4 XBE1/XA3 XBE0/XA2 Xrdy Xhold XholdaFIXED-POINT Digital Signal Processor TMS320C6202Signal PIN no TYPE² Description Name GJL GLS Expansion BUS Emif ± Address Signal PIN no TYPE² Description Name GJL GLS Emif ± Address Emif ± DataMultichannel Buffered Serial Port 0 McBSP0 TimersEmif ± BUS Arbitration Multichannel Buffered Serial Port 1 McBSP1Multichannel Buffered Serial Port 2 McBSP2 Signal PIN no TYPE² Description Name GJL GLSReserved for Test AE8 AD6AE7 CvddAC4 AB4AC3 AC5 CvddVSS Ground PinsGND Signal PIN no TYPE² Description Name GJL GLS Ground Pins AF10 Development Tool Platform Part Number Development supportScsi TMDS00510WS TMS Device Family Temperature Range Default 0 C to 90 CPrefix Device Speed Range Package Type ²Documentation support Advance Information Power-supply sequencing Clock PLLMIN NOM MAX Unit Recommended operating conditionsParameter Test Conditions MIN TYP MAX Unit IOL Signal transition levelsParameter Measurement Information IOHTiming requirements for Xclkin ²³ see Figure Input and Output ClocksTiming requirements for CLKIN² see Figure Clkmode Unit MIN MAXParameter Switching characteristics for CLKOUT1²³ see FigureSwitching characteristics for CLKOUT2 ³ see Figure Clkmode =Switching characteristics for XFCLK²³ see Figure Xfclk TimingsAsynchronous Memory Timing AWECEx BE30 EA212 ED310 Setup = Strobe = Not ready = Hold =AOE Are AWE Ardy SYNCHRONOUS-BURST Memory Timing Unit MIN MAXEA212 ED310 CEx BE30BE1 BE2 BE3 BE4 SDCAS/SSADS² SDRAS/SSOE² SDWE/SSWE²Synchronous Dram Timing Timing requirements for synchronous Dram cycles see FigureCA1 CA2 CA3 Read CLKOUT2BE1 BE2 BE3 SDA10 SDRAS/SSOE ² SDCAS/SSADS² SDWE/SSWE²Dcab ActvSDRAS/SSOE² SDCAS/SSADS² SDWE/SSWE² SDA10 SDRAS/SSOE² SDCAS/SSADS² SDWE/SSWE²MRS Refr CLKOUT2SDA10 SDRAS/SSOE ² SDCAS/SSADS ² SDWE/SSWE ² Hold Holda HOLD/HOLDA TimingTiming requirements for HOLD/HOLDA cycles ² see Figure Emif Bus² DSP Owns BusSwitching characteristics during reset¶ see Figure Reset TimingTiming requirements for reset see Figure Reset CLKOUT1FIXED-POINT Digital Signal Processor EXTINTx, NMI Intr Flag External Interrupt TimingINUMx Parameter MIN MAX Unit Expansion BUS Synchronous Fifo TimingMIN MAX Unit XA1 XA2 XA3 XA4 XOE XRE XWE/XWAIT §XA2 XA3XA4 XA1XOE XRE XWE/XWAIT³ XA3 XA4 XOE XRE XWE/XWAIT ³Expansion BUS Asynchronous Peripheral Timing XOE XRE XWE/XWAIT ³ Xrdy § XCEx XBE30/XA52 ² XD310XOE XRE XWE/XWAIT ³ XRDY§ Expansion BUS Synchronous Host Port Timing Xblast § Xclkin XCS XAS XcntlXW/R ² XBE30/XA52 ³ XRDY¶XBLAST§ Xclkin XCS XAS Xcntl XW/R²XBE30/XA52³ XBE1 XBE2 XBE3 XBE4TdXCKIH-XASV Delay time, Xclkin high to Valid 15.5 Xblast ³ Xclkin XASXrdy XWE/XWAIT ¶ XBE30/XA52 § Addr XD310 Xrdy Xboff Xhold ¶ Xholda ¶ Xhold # Xholda #XBE30/XA52 ² XR/W ³ XD310 Word Expansion BUS Asynchronous Host Port TimingXCS Xcntl XrdyExternal Device as Asynchronous MasterÐWrite XBE30/XA52² XR/W ³ XD310 WordDSP Owns Bus External Requestor Xhold input XHOLD/XHOLDA TimingXBus ² C6202 Expansion Bus ArbitrationÐInternal Arbiter Disabled Xhold output Xholda input XBus ² C6202Multichannel Buffered Serial Port Timing Timing requirements for McBSP²³ see FigureSwitching characteristics for McBSP²³ see Figure Bitn-1 Clks ClkrFSR int ClkxClks Timing requirements for FSR when Gsync = 1 see FigureFSR external CLKR/X no need to resync CLKR/Xneeds resync Master Slave MIN MAX Master § Slave MIN MAXClkx FSX Bit Bitn-1McBSP Timing as SPI Master or Slave Clkstp = 11b, Clkxp = MASTER§ Slave MIN MAX FIXED-POINT Digital Signal Processor McBSP Timing as SPI Master or Slave Clkstp = 11b, Clkxp = Timing requirements for timer inputs ² see Figure DMAC, TIMER, POWER-DOWN TimingSwitching characteristics for Dmac outputs² see Figure Switching characteristics for timer outputs² see FigureSwitching characteristics for power-down outputs² see Figure TwPDH Pulse duration, PD high 10PJtag TEST-PORT Timing Switching characteristics for Jtag test port see FigureDTCKL-TDOV Delay time, TCK low to TDO valid Timing requirements for Jtag test port see FigureThermal resistance characteristics S-PBGA package Mechanical Data80 MAX 18,10 16,80 TYP 17,90Heat Slug 4188959/B 12/98Important Notice

TMS320C6202 specifications

The Texas Instruments TMS320C6202 is a powerful digital signal processor (DSP) that is well-regarded in the realm of high-performance computing applications. As part of the TMS320C6000 family, the C6202 was designed to meet the demanding requirements of telecommunications, audio and video processing, and other real-time digital signal processing tasks.

One of the primary features of the TMS320C6202 is its superscalar architecture. This allows the processor to execute multiple instructions simultaneously, significantly improving throughput and efficiency. With two functional units, the DSP can execute both fixed-point and floating-point operations in parallel, optimizing performance for various computational workloads.

The core clock frequency of the TMS320C6202 typically reaches up to 150 MHz, which means it can process instructions at impressive speeds. This high frequency, combined with an advanced instruction set that includes efficient looping and branching instructions, makes the C6202 highly adept at handling complex algorithms common in digital signal processing.

Memory access is another critical characteristic of the TMS320C6202. It supports a unified memory architecture featuring both on-chip SRAM and external memory interfaces. This enables seamless data transfer between the processor and memory, improving overall system performance. The processor can interface with diverse memory types, including SDRAM and other high-speed memory technologies, further enhancing its versatility.

Furthermore, the TMS320C6202 incorporates a range of built-in features designed to facilitate efficient development. Its integrated hardware multipliers and accumulators allow rapid computation of mathematical functions, while on-chip debugging support simplifies the development process. Additionally, the processor features a host of peripheral interfaces, enabling integrations for input/output operations, essential for real-time applications such as multimedia processing.

Texas Instruments excels in providing software and development tools for the TMS320C6202. The Code Composer Studio (CCS) and various libraries enhance the ease of programming and optimization for this DSP, which helps engineers accelerate product development.

Overall, the Texas Instruments TMS320C6202 is a robust digital signal processor characterized by its high-speed performance, dual functional units, innovative memory architecture, and support for sophisticated algorithms. It has become a preferred choice for applications requiring intensive signal processing capabilities, making significant contributions to fields such as telecommunications, multimedia, and industrial automation.