Epson Research and Development Page 15
Vancouver Design Center
Evaluation Board User Manual S5U13505-D9000
Issue Date: 01/02/05 X23A-G-002-04
Table 3-2: Connectors Pinout for Channel A6
Channel A6
Pin # FPGA Signal S1D13505 Signal Pin # FPGA Signal S1D13505 Signal
SmXY
1 chA6p1 CS# 21 dc5v DC5V
2 chA6p2 BS# 22 GND GND
3 chA6p3 WE0# 23 dc3v DC3V
4 chA6p4 RD/WR# 24 GND GN D
5 chA6p5 WAIT# 25 dc3v DC3V
6 chA6p6 N/C 26 GND GND
7 chA6p7 N/C 27 dc3vs N/C
8 chA6p8 N/C 28 GND GND
9 chA6p9 N/C 29 dc12v DC12V
10 chA6p10 N/C 30 GND GND
11 ib1 XL 31 battery N/C
12 ib2 XR 32 GND GND
13 ib3 YU 33 dcXA N/C
14 ib4 YL 34 base5vDc N/C
15 ib5 N/C 35 dcXB N/C
16 ib6 N/C 36 GND GND
17 ib7 N/C 37 dcXC N/C
18 ib8 XY 38 GND GND
19 GND GND 39 se nseH N/C
20 GND GND 40 senseL N/ C