Page 60 Epson Research and Development
Vancouver Design Center
S1D13505 Hardware Functional Specification
X23A-A-001-14 Issue Date: 01/02/02
7.1.10 Power PC Interface Timing (e.g. MPC8xx, MC68040, Coldfire)
Figure 7-12: Power PC Timing
Note
The above timing diagram is not applicable if the BUSCLK divided by 2 configuration option is
selected.
A[11:31], RD/WR#
TS#
D[0:15](write)
TSIZ[0:1], M/R#
TA#
CLKOUT
t1 t2 t3
t4
t10
D[0:15](read)
t11
t20
CS#
t5
t6 t7
t8 t9
t12
t21
t17 t18
BI#
t13
t14 t15 t16
t19