Page 50 Epson Research and Development
Vancouver Design Center
S1D13505 Hardware Functional Specification
X23A-A-001-14 Issue Date: 01/02/02
7.1.5 PC Card Interface Timing
Figure 7-5: PC Card Timing
Note
The above timing diagram is not applicable if the BUSCLK divided by 2 configuration option is
selected.
A[20:0]
-OE
D[15:0](write)
M/R#
-WAIT
CLK
t1 t2 t3
t4
t9
-CE[1:0]
t7 t8
-WE
t11
D[15:0](read)
t5
t6
t10
t12 t13
CS#