www.ti.com

Using the DDR2 Memory Controller

Figure 17. Connecting to Two 16-Bit DDR2 SDRAM Devices

DDR_CLK

DDR_CLK

DDR2 DDR_CKE memory DDR_CS

controller DDR_WE DDR_RAS DDR_CAS DDR_DQM0 DDR_DQM1 DDR_DQS0 DDR_DQS0 DDR_DQS1 DDR_DQS1 DDR_BA[2:0] DDR_A[13:0] DDR_D[15:0] DDR_DQM2 DDR_DQM3 DDR_DQS2 DDR_DQS2 DDR_DQS3 DDR_DQS3 DDR_D[31:16] DDR_ODT0 DDR_ODT1 DDR_DQGATE0(A) DDR_DQGATE1(A) DDR_DQGATE2(A) DDR_DQGATE3(A)

VREF

CK

CK

CKE

CS

WE

RAS DDR2

CAS memory x16−bit

LDM

UDM

LDQS

LDQS

UDQS

UDQS

BA[2:0]

A[12:0]

DQ[15:0]

ODT

VREF

CK

CK

CKE

CS

WE

RAS DDR2

CAS memory x16−bit

LDM

UDM

LDQS

LDQS

UDQS

UDQS

BA[2:0]

A[12:0]

DQ[15:0]

ODT

VREF

AThese pins are used as a timing reference during memory reads. For routing rules, see the device-specific data manual.

30

DSP DDR2 Memory Controller

SPRUEK5A –October 2007

 

 

Submit Documentation Feedback

Page 30
Image 30
Texas Instruments TMS320DM647, DM648 DSP manual Connecting to Two 16-Bit DDR2 Sdram Devices