Manuals
/
Texas Instruments
/
Computer Equipment
/
Computer Hardware
Texas Instruments
DM648 DSP, TMS320DM647
manual
Users Guide
Models:
DM648 DSP
TMS320DM647
1
1
47
47
Download
47 pages
29.15 Kb
1
2
3
4
5
6
7
8
<
>
Functional Block Diagram
Signal Descriptions
Sdcfg Configuration
Reset Considerations
DDR2 Sdram Commands
Mode Register Set MRS and Emrs
Page 1
Image 1
TMS320DM647/DM648 DSP DDR2 Memory Controller
User's Guide
Literature Number: SPRUEK5A
October 2007
Page 2
Page 1
Image 1
Page 2
Contents
Users Guide
Submit Documentation Feedback
Contents
List of Figures
List of Tables
Read This First
Related Documentation From Texas Instruments
Trademarks
Functional Block Diagram
Features
Purpose of the Peripheral
Industry Standards Compliance Statement
Clock Control
Signal Descriptions
Memory Map
Pin Description
DDR2 Memory Controller Signal Descriptions
Truth Table for DDR2 Sdram Commands
DDR2 Sdram Commands
Command Function
Protocol Descriptions
Refresh Mode
Mode Register Set MRS and Emrs
Ddrclk MRS/EMRS Ddrcke Ddrcs Ddrras Ddrcas Ddrwe
COL
Ddrcs Ddrras Ddrcas Ddrwe
Activation Actv
Deactivation Dcab and Deac
Dcab Command
DDR2 Read Command
Read Command
Memory Width and Byte Alignment
Write WRT Command
Addressable Memory Ranges
Memory Width Maximum Addressable Bytes
Address Mapping
Bank Configuration Register Fields for Address Mapping
Bit Field Bit Value Bit Description
Ibank
Logical Address-to-DDR2 Sdram Address Map for 16-bit Sdram
Logical Address-to-DDR2 Sdram Address Map
DDR2 Memory Controller Fifo Description
DDR2 Memory Controller Interface
Command Ordering and Scheduling, Advanced Concept
DDR2 Memory Controller Fifo Block Diagram
Command Starvation
Possible Race Condition
Refresh Scheduling
Refresh Urgency Levels
Urgency Level Description
Reset Considerations
Self-Refresh Mode
Reset Sources
DDR2 Sdram Mode Register Configuration
11.1 DDR2 Sdram Device Mode Register Configuration Values
DDR2 Sdram Extended Mode Register 1 Configuration
11 DDR2 Sdram Memory Initialization
11.3 DDR2 Sdram Initialization After Register Configuration
11.2 DDR2 Sdram Initialization After Reset
Interrupt Support
Edma Event Support
Connecting the DDR2 Memory Controller to DDR2 Sdram
Using the DDR2 Memory Controller
Connecting to Two 16-Bit DDR2 Sdram Devices
Connecting to a Single 16-Bit DDR2 Sdram Device
Connecting to Two 8-Bit DDR2 Sdram Devices
Sdcfg Configuration
Programming the Sdram Configuration Register Sdcfg
Programming the Sdram Refresh Control Register Sdrfc
Function Selection
Sdrfc Configuration
DDR2 Memory Refresh Specification
Configuring Sdram Timing Registers SDTIM1 and SDTIM2
SDTIM1 Configuration
Dmcctl Configuration
SDTIM2 Configuration
DDR2 Sdram Data Register Field Sheet Parameter
Name Description
Offset Acronym Register Description
DDR2 Memory Controller Registers
DDR2 Memory Controller Status Register Dmcstat
Module ID and Revision Register Midr
Module ID and Revision Register Midr Field Descriptions
Bit Field Value Description
Sdram Configuration Register Sdcfg Field Descriptions
Sdram Configuration Register Sdcfg
Sdram Configuration Register Sdcfg Field Descriptions
Sdram Refresh Control Register Sdrfc Field Descriptions
Sdram Refresh Control Register Sdrfc
Sdram Timing 1 Register SDTIM1 Field Descriptions
Sdram Timing 1 Register SDTIM1
Trfc TRP Trcd TWR
Tras TRC Trrd
DDR2 memory data sheet. Calculate using this formula
Sdram Timing 2 Register SDTIM2 Field Descriptions
Sdram Timing 2 Register SDTIM2
Todt Tsxnr
Tsxrd Trtp Tcke
Burst Priority Register Bprio Field Descriptions
Burst Priority Register Bprio
Prioraise
Rese
DDR2 Memory Controller Control Register Dmcctl
Additions/Modifications/Deletions
Table A-1. Document Revision History
DSP
Products Applications
Rfid
Top
Page
Image
Contents