Manuals
/
Texas Instruments
/
Computer Equipment
/
Computer Hardware
Texas Instruments
TMS320DM647, DM648 DSP
manual
Submit Documentation Feedback
Models:
DM648 DSP
TMS320DM647
1
2
47
47
Download
47 pages
29.15 Kb
1
2
3
4
5
6
7
8
Functional Block Diagram
Signal Descriptions
Sdcfg Configuration
Reset Considerations
DDR2 Sdram Commands
Mode Register Set MRS and Emrs
Page 2
Image 2
2
SPRUEK5A
–October
2007
Submit Documentation Feedback
Page 1
Page 3
Page 2
Image 2
Page 1
Page 3
Contents
Users Guide
Submit Documentation Feedback
Contents
List of Figures
List of Tables
Read This First
Related Documentation From Texas Instruments
Trademarks
Purpose of the Peripheral
Features
Functional Block Diagram
Industry Standards Compliance Statement
Memory Map
Signal Descriptions
Clock Control
DDR2 Memory Controller Signal Descriptions
Pin Description
Command Function
DDR2 Sdram Commands
Truth Table for DDR2 Sdram Commands
Protocol Descriptions
Ddrclk MRS/EMRS Ddrcke Ddrcs Ddrras Ddrcas Ddrwe
Mode Register Set MRS and Emrs
Refresh Mode
COL
Activation Actv
Ddrcs Ddrras Ddrcas Ddrwe
Dcab Command
Deactivation Dcab and Deac
Read Command
DDR2 Read Command
Addressable Memory Ranges
Write WRT Command
Memory Width and Byte Alignment
Memory Width Maximum Addressable Bytes
Bit Field Bit Value Bit Description
Bank Configuration Register Fields for Address Mapping
Address Mapping
Ibank
Logical Address-to-DDR2 Sdram Address Map for 16-bit Sdram
Logical Address-to-DDR2 Sdram Address Map
DDR2 Memory Controller Interface
DDR2 Memory Controller Fifo Description
DDR2 Memory Controller Fifo Block Diagram
Command Ordering and Scheduling, Advanced Concept
Command Starvation
Refresh Urgency Levels
Refresh Scheduling
Possible Race Condition
Urgency Level Description
Reset Sources
Self-Refresh Mode
Reset Considerations
DDR2 Sdram Extended Mode Register 1 Configuration
11.1 DDR2 Sdram Device Mode Register Configuration Values
DDR2 Sdram Mode Register Configuration
11 DDR2 Sdram Memory Initialization
Interrupt Support
11.2 DDR2 Sdram Initialization After Reset
11.3 DDR2 Sdram Initialization After Register Configuration
Edma Event Support
Using the DDR2 Memory Controller
Connecting the DDR2 Memory Controller to DDR2 Sdram
Connecting to Two 16-Bit DDR2 Sdram Devices
Connecting to a Single 16-Bit DDR2 Sdram Device
Connecting to Two 8-Bit DDR2 Sdram Devices
Programming the Sdram Refresh Control Register Sdrfc
Programming the Sdram Configuration Register Sdcfg
Sdcfg Configuration
Function Selection
Configuring Sdram Timing Registers SDTIM1 and SDTIM2
DDR2 Memory Refresh Specification
Sdrfc Configuration
SDTIM1 Configuration
DDR2 Sdram Data Register Field Sheet Parameter
SDTIM2 Configuration
Dmcctl Configuration
Name Description
DDR2 Memory Controller Registers
Offset Acronym Register Description
Module ID and Revision Register Midr Field Descriptions
Module ID and Revision Register Midr
DDR2 Memory Controller Status Register Dmcstat
Bit Field Value Description
Sdram Configuration Register Sdcfg
Sdram Configuration Register Sdcfg Field Descriptions
Sdram Configuration Register Sdcfg Field Descriptions
Sdram Refresh Control Register Sdrfc
Sdram Refresh Control Register Sdrfc Field Descriptions
Trfc TRP Trcd TWR
Sdram Timing 1 Register SDTIM1
Sdram Timing 1 Register SDTIM1 Field Descriptions
Tras TRC Trrd
DDR2 memory data sheet. Calculate using this formula
Todt Tsxnr
Sdram Timing 2 Register SDTIM2
Sdram Timing 2 Register SDTIM2 Field Descriptions
Tsxrd Trtp Tcke
Prioraise
Burst Priority Register Bprio
Burst Priority Register Bprio Field Descriptions
DDR2 Memory Controller Control Register Dmcctl
Rese
Table A-1. Document Revision History
Additions/Modifications/Deletions
Rfid
Products Applications
DSP
Top
Page
Image
Contents