Intel® E7500 Chipset
The Server Board SE7500CW2 includes an Intel E7500 chipset (MCH, ICH3, P64H2) that provides an integrated I/O bridge and memory controller and a flexible I/O subsystem core (PCI).
MCH
The MCH North Bridge in the E7500 chipset integrates three main functions:
•An integrated
•An HI 2.0 bus interface that provides a
•A HI 1.5 bus that provides an interface to the
Other features provided by the MCH include the following:
•Full support of ECC on the memory bus
•Full support of chipkill on the memory interface with x4 DIMMs
•Twelve deep
•Full support of registered
•Memory scrubbing
ICH3
The primary role of the ICH3 is to provide the gateway to all
•
•LPC bus interface
•IDE interface, with Ultra DMA 100 capability
•USB interface
•
•APIC and 8259 interrupt controller
•Power management
•System
•General purpose I/O
12 | Intel Server Board SE7500CW2 Product Guide |