Cypress 37000 CPLD manual CY37128/CY37128V, CY37192/CY37192V

Page 10

Ultra37000 CPLD Family

Logic Block Diagrams (continued)

CY37128/CY37128V

CLOCK

TDI

TCK

INPUTS

INPUTS

TMS

 

 

 

 

 

 

 

 

 

 

 

 

 

JTAG Tap Controller

TDO

 

 

 

 

1

 

4

 

 

 

 

 

INPUT

 

INPUT/CLOCK

JTAGEN

 

 

 

MACROCELL

 

MACROCELLS

 

 

 

 

4

 

 

 

4

 

 

 

16 I/Os

LOGIC

 

 

 

LOGIC

16 I/Os

 

I/O0–I/O15

BLOCK

36

 

36

BLOCK

I/O112–I/O127

 

 

 

A

16

PIM

16

H

 

 

 

 

 

 

 

 

 

16 I/Os

LOGIC

36

 

36

LOGIC

16 I/Os

 

I/O16–I/O31

BLOCK

 

BLOCK

I/O96–I/O111

 

 

 

B

16

 

16

G

 

 

 

 

 

 

 

 

 

 

16 I/Os

LOGIC

 

 

 

LOGIC

16 I/Os

 

I/O32–I/O47

BLOCK

36

 

36

BLOCK

I/O80–I/O95

 

 

 

C

16

 

16

F

 

 

 

 

 

 

 

 

 

 

16 I/Os

LOGIC

36

 

36

LOGIC

16 I/Os

 

I/O28–I/O63

BLOCK

 

BLOCK

I/O64–I/O79

 

 

 

D

16

 

16

E

 

 

 

 

 

 

 

 

 

 

 

64

 

 

 

64

 

CY37192/CY37192V

 

 

 

Clock/

 

 

 

 

Input

Input

 

 

 

 

 

 

 

1

4

 

 

 

 

 

4

36

 

36

4

 

 

 

10 I/Os

LOGIC

 

LOGIC

10 I/Os

 

 

 

 

 

 

 

I/O0–I/O9

BLOCK

16

 

16

BLOCK

I/O110–I/O119

 

 

A

 

L

 

 

10 I/Os

LOGIC

36

 

36

LOGIC

10 I/Os

 

 

 

 

 

 

 

I/O10–I/O19

BLOCK

16

 

16

BLOCK

I/O100–I/O109

 

 

 

B

36

 

36

K

 

 

 

10 I/Os

LOGIC

 

LOGIC

10 I/Os

 

 

 

 

 

 

 

I/O20–I/O29

BLOCK

16

 

16

BLOCK

I/O90–I/O99

 

 

 

C

36

PIM

36

J

 

 

 

10 I/Os

LOGIC

LOGIC

10 I/Os

 

 

16

 

16

 

 

I/O30–I/O39

BLOCK

 

BLOCK

I/O80–I/O89

 

 

 

D

36

 

36

I

 

 

 

10 I/Os

LOGIC

 

LOGIC

10 I/Os

 

 

16

 

16

 

 

I/O40–I/O49

BLOCK

 

BLOCK

I/O70–I/O79

 

 

 

E

36

 

36

H

 

 

 

10 I/Os

LOGIC

 

LOGIC

10 I/Os

 

 

16

 

16

 

 

I/O50–I/O59

BLOCK

 

BLOCK

I/O60–I/O69

 

 

 

F

 

 

 

G

 

TDI

JTAG Tap

 

60

 

 

 

60

 

TCK

TDO

 

 

 

 

 

 

Controller

 

 

 

 

 

 

TMS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Document #: 38-03007 Rev. *E

Page 10 of 64

[+] Feedback

Image 10
Contents Ultra37000V 3.3V Devices FeaturesUltra37000 5.0V Devices Cypress Semiconductor CorporationSelection Guide Programmable Interconnect Matrix Architecture Overview of Ultra37000 FamilyLogic Block Product Term Allocator Ultra37000 MacrocellO and Buried Macrocells Input Macrocell Timing ModelDevelopment Software Support Jtag and PCI StandardsThird-Party Programmers CY37032/CY37032V Logic Block DiagramsCY37064/CY37064VInput CY37128/CY37128V CY37192/CY37192VLogic Block Diagrams CY37256/CY37256VCY37384/CY37384V TMSCY37512/CY37512V Range 0V Device Characteristics Maximum RatingsOperating Range2 Output ConditionInductance5 Endurance Characteristics53V Device Characteristics Maximum Ratings Capacitance5AC Characteristics Switching Characteristics Over the Operating Range Parameter Description Unit Product Term Clocking Parameters Pipelined Mode ParametersReset/Preset Parameters User Option ParametersProduct Term Reset/PresetSynchronous Operating Frequency ParametersJtag Timing Switching WaveformsUser Option Combinatorial OutputLatched Output Clock to Clock Registered InputLatched Input Output Enable/Disable Asynchronous ResetAsynchronous Preset Latched Input and OutputTypical 5.0V Power Consumption CY37032 Power ConsumptionCY37064 Typical 5.0V Power Consumption CY37128 CY37192Typical 5.0V Power Consumption CY37256 CY37384Typical 5.0V Power Consumption CY37512 Typical 3.3V Power Consumption CY37032VTypical 3.3V Power Consumption CY37064V CY37128VTypical 3.3V Power Consumption CY37192V CY37256VTypical 3.3V Power Consumption CY37384V CY37512VPin Tqfp A44 Top View Pin Configurations20Pin Plcc J67 / Clcc Y67 Top View Ball Fine-Pitch BGA BA50 Top View Lead Plcc J83 / Clcc Y84 Top ViewLead Tqfp A100 Top View Ball Fine-Pitch BGA BB100 for CY37064V Top View Ball Fine-Pitch BGA BB100 for CY37128V Top ViewCLK3/I4 GND Lead Tqfp A160 for CY37192V Top View TDO I/OLead Pqfp N208 / Cqfp U208 Top View I/O I/O I/O I/O I/O I/O I/O I/OBall Pbga BG292 Top View Ball Fine-Pitch BGA BB256 Top View Lead Pbga BG388 Top View Ball Fine-Pitch BGA BB400 Top View Ordering Information 0V Ordering InformationLead Plastic Leaded Chip Carrier CY37064P84-154JC CY37128P84-167JC Lead Plastic Quad Flat Pack CY37256P256-154BGC 3V Ordering Information BB100 Lead Plastic Quad Flat Pack CY37256VP256-100BGC Lead Lead Pb-Free Thin Plastic Quad Flat Pack A44 Package DiagramsLead Lead Pb-Free Plastic Leaded Chip Carrier J67 Lead Ceramic Leaded Chip Carrier Y67 Ball 7.0 mm x 7.0 mm x 1.2 mm, 0.80 pitch Thin BGA BA48D Lead Lead Pb-Free Plastic Leaded Chip Carrier J83Lead Ceramic Leaded Chip Carrier Y84 Lead Lead Pb-Free Thin Plastic Quad Flat Pack Tqfp A100 Ball Thin Ball Grid Array 11 x 11 x 1.4 mm BB100 51-85049-*B Lead Ceramic Quad Flatpack Cavity Up U162 Detail aLead Plastic Quad Flatpack N208 Lead Ceramic Quad Flatpack Cavity Up U208 Ball Fbga 17 x 17 mm BB256 Bottom ViewBall Plastic Ball Grid Array Pbga 27 x 27 x 2.33 mm BG292 Ball Plastic Ball Grid Array Pbga 35 x 35 x 2.33 mm BG388 Ball Fbga 21 x 21 x 1.4 mm BB400 Commercial Addendum 3V Operating Range3V ± Issue Orig. Description of Change Date Document History