Contents
Functional Description
Features
Configurations
CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18
Logic Block Diagram CY7C1526JV18
Logic Block Diagram CY7C1511JV18
CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18
Logic Block Diagram CY7C1515JV18
Logic Block Diagram CY7C1513JV18
165-Ball FBGA 15 x 17 x 1.4 mm Pinout
Pin Configuration
CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18
CY7C1513JV18, CY7C1515JV18
CY7C1511JV18, CY7C1526JV18
Pin Definitions
Pin Definitions continued
CY7C1513JV18, CY7C1515JV18
Byte Write Operations
Functional Overview
Read Operations
Write Operations
Echo Clocks
Concurrent Transactions
Depth Expansion
Programmable Impedance
ASIC
CY7C1511JV18, CY7C1526JV18
Application Example
Truth Table
Write Cycle Descriptions
Write Cycle Descriptions
IEEE 1149.1 Serial Boundary Scan JTAG
Disabling the JTAG Feature
Test Access Port-Test Clock
Performing a TAP Reset
BYPASS
IDCODE
SAMPLE Z
SAMPLE/PRELOAD
Page 15 of
TAP Controller State Diagram
TAP Electrical Characteristics
TAP Controller Block Diagram
TAP Timing and Test Conditions
TAP AC Switching Characteristics
CY7C1511JV18
Identification Register Definitions
Scan Register Sizes
Instruction Codes
Boundary Scan Order
DLL Constraints
Power Up Sequence in QDR-II SRAM
Power Up Waveforms
Power Up Sequence
Maximum Ratings
Electrical Characteristics
DC Electrical Characteristics
AC Electrical Characteristics
Package
Capacitance
Thermal Resistance
AC Test Loads and Waveforms
Parameter
Switching Characteristics
K K RPS WPS
Switching Waveforms
READ
WRITE
Ordering Information
Figure 4. 165-ball FBGA 15 x 17 x 1.40 mm
Package Diagram
ECN NO
Document History Page
ISSUE
Burst Architecture Document Number