Cypress CY7C1526JV18, CY7C1511JV18 manual CY7C1513JV18, CY7C1515JV18, Pin Definitions continued

Page 7
CY7C1513JV18, CY7C1515JV18

 

 

 

 

 

 

 

 

 

 

 

CY7C1511JV18, CY7C1526JV18

 

 

 

 

 

 

 

 

 

 

 

CY7C1513JV18, CY7C1515JV18

 

 

 

 

 

 

 

 

 

 

Pin Definitions (continued)

 

 

 

 

 

 

 

 

 

 

 

Pin Name

IO

 

 

 

 

 

 

Pin Description

 

CQ

Echo Clock

 

CQ is Referenced with Respect to C. This is a free running clock and is synchronized to the input clock

 

 

 

 

 

 

for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings

 

 

 

 

 

 

for the echo clocks are shown in the Switching Characteristics on page 23.

 

 

 

 

Echo Clock

 

 

is Referenced with Respect to

 

. This is a free running clock and is synchronized to the input clock

 

CQ

 

 

 

CQ

C

 

 

 

 

 

 

for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings

 

 

 

 

 

 

for the echo clocks are shown in the Switching Characteristics on page 23.

 

ZQ

Input

 

Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus

 

 

 

 

 

 

impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor connected

 

 

 

 

 

 

between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which enables the

 

 

 

 

 

 

minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.

 

 

 

 

Input

 

DLL Turn Off Active LOW. Connecting this pin to ground turns off the DLL inside the device. The

 

DOFF

 

 

 

 

 

 

timings in the DLL turned off operation differs from those listed in this data sheet. For normal operation,

 

 

 

 

 

 

this pin can be connected to a pull up through a 10 KΩ or less pull up resistor. The device behaves in

 

 

 

 

 

 

QDR-I mode when the DLL is turned off. In this mode, the device can be operated at a frequency of up

 

 

 

 

 

 

to 167 MHz with QDR-I timing.

 

TDO

Output

 

TDO for JTAG.

 

 

 

 

 

 

TCK

Input

 

TCK Pin for JTAG.

 

 

 

 

 

 

TDI

Input

 

TDI Pin for JTAG.

 

 

 

 

 

 

TMS

Input

 

TMS Pin for JTAG.

 

 

 

 

 

 

NC

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

NC/144M

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

NC/288M

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

VREF

Input-

 

Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC

 

 

 

 

Reference

 

measurement points.

 

VDD

Power Supply

 

Power Supply Inputs to the Core of the Device.

 

VSS

Ground

 

Ground for the Device.

 

VDDQ

Power Supply

 

Power Supply Inputs for the Outputs of the Device.

Document Number: 001-12560 Rev. *C

Page 7 of 27

[+] Feedback

Image 7
Contents Functional Description FeaturesConfigurations CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18Logic Block Diagram CY7C1526JV18 Logic Block Diagram CY7C1511JV18CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18 Logic Block Diagram CY7C1515JV18 Logic Block Diagram CY7C1513JV18165-Ball FBGA 15 x 17 x 1.4 mm Pinout Pin ConfigurationCY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18 CY7C1513JV18, CY7C1515JV18 CY7C1511JV18, CY7C1526JV18Pin Definitions Pin Definitions continued CY7C1513JV18, CY7C1515JV18Byte Write Operations Functional OverviewRead Operations Write OperationsEcho Clocks Concurrent TransactionsDepth Expansion Programmable ImpedanceASIC CY7C1511JV18, CY7C1526JV18Application Example Truth TableWrite Cycle Descriptions Write Cycle Descriptions IEEE 1149.1 Serial Boundary Scan JTAG Disabling the JTAG FeatureTest Access Port-Test Clock Performing a TAP ResetBYPASS IDCODESAMPLE Z SAMPLE/PRELOADPage 15 of TAP Controller State DiagramTAP Electrical Characteristics TAP Controller Block DiagramTAP Timing and Test Conditions TAP AC Switching CharacteristicsCY7C1511JV18 Identification Register DefinitionsScan Register Sizes Instruction CodesBoundary Scan Order DLL Constraints Power Up Sequence in QDR-II SRAMPower Up Waveforms Power Up SequenceMaximum Ratings Electrical CharacteristicsDC Electrical Characteristics AC Electrical CharacteristicsPackage CapacitanceThermal Resistance AC Test Loads and WaveformsParameter Switching CharacteristicsK K RPS WPS Switching WaveformsREAD WRITEOrdering Information Figure 4. 165-ball FBGA 15 x 17 x 1.40 mm Package DiagramECN NO Document History PageISSUE Burst Architecture Document Number