Transcend Information TS32M~1GCF80 dimensions Iord

Page 10

TS32M~1GCF80

 

 

80X CompactFlash Card

 

 

 

 

 

 

 

 

 

 

 

 

-IORD

 

I

34

This signal is not used in this mode.

(PC Card Memory Mode)

 

 

 

 

 

-IORD

 

 

 

This is an I/O Read strobe generated by the host. This signal gates I/O data onto

 

 

 

the bus from the CompactFlash Storage Card when the card is configured to use

(PC Card I/O Mode)

 

 

 

 

 

 

the I/O interface.

 

 

 

 

 

-IORD

 

 

 

In True IDE Mode, this signal has the same function as in PC Card I/O Mode.

 

 

 

 

 

(True IDE Mode )

 

 

 

 

 

 

 

 

 

 

-IOWR

 

I

35

This signal is not used in this mode.

(PC Card Memory Mode)

 

 

 

 

 

 

 

 

-IOWR

 

 

 

The I/O Write strobe pulse is used to clock I/O data on the Card Data bus into

(PC Card I/O Mode)

 

 

 

the CompactFlash Storage Card controller registers when the CompactFlash

 

 

 

 

 

Storage Card is configured to use the I/O interface.

 

 

 

 

 

The clocking shall occur on the negative to positive edge of the signal (trailing

 

 

 

 

 

edge).

-IOWR

 

 

 

In True IDE Mode, this signal has the same function as in PC Card I/O Mode.

(True IDE Mode)

 

 

 

 

 

 

 

 

 

Signal Name

 

Dir.

Pin

Description

 

 

 

 

 

-OE

 

I

9

This is an Output Enable strobe generated by the host interface. It is used to

(PC Card Memory Mode)

 

 

 

read data from the CompactFlash Storage Card in Memory Mode and to read

 

 

 

 

 

the CIS and configuration registers.

-OE

 

 

 

In PC Card I/O Mode, this signal is used to read the CIS and configuration

(PC Card I/O Mode)

 

 

 

registers.

-ATA SEL

 

 

 

To enable True IDE Mode this input should be grounded by the host.

(True IDE Mode)

 

 

 

 

 

READY

 

O

37

In Memory Mode, this signal is set high when the CompactFlash Storage Card

(PC Card Memory Mode)

 

 

 

is ready to accept a new data transfer operation and is held low when the card is

 

 

 

 

 

busy.

 

 

 

 

 

At power up and at Reset, the READY signal is held low (busy) until the

 

 

 

 

 

CompactFlash Storage Card has completed its power up or reset function. No

 

 

 

 

 

access of any type should be made to the CompactFlash Storage Card during

 

 

 

 

 

this time.

 

 

 

 

 

Note, however, that when a card is powered up and used with RESET

 

 

 

 

 

continuously disconnected or asserted, the Reset function of the RESET pin is

 

 

 

 

 

disabled. Consequently, the continuous assertion of RESET from the

 

 

 

 

 

application of power shall not cause the READY signal to remain continuously in

 

 

 

 

 

the busy state.

-IREQ

 

 

 

I/O Operation – After the CompactFlash Storage Card Card has been

(PC Card I/O Mode)

 

 

 

configured for I/O operation, this signal is used as -Interrupt Request. This line is

 

 

 

 

 

strobed low to generate a pulse mode interrupt or held low for a level mode

 

 

 

 

 

interrupt.

INTRQ

 

 

 

In True IDE Mode signal is the active high Interrupt Request to the host.

(True IDE Mode)

 

 

 

 

 

 

 

 

 

 

 

 

Transcend Information Inc.

 

10

 

 

 

 

 

 

V1.1

Image 10
Contents Description Placement FeatureDimensions 80X CompactFlash CardOrdering Information CHS and CapacityCompactflash Card Specification Block Diagram PC Card Memory Mode PC Card I/O Mode True IDE Mode4 Electrical Interface Pin Assignment and Pin TypeV1.1 Signal Description Signal Name Dir Pin DescriptionCsel V1.1 Iord REG True IDE Mode As Iordy Electrical Specification Input Leakage CurrentInput Characteristics CompactFlash interface I/O at Parameter Symbol Min Max Unit RemarkParameter Min Max UnitOutput Drive Type Output Drive Characteristics Signal Interface Signal Card HostTS32M~1GCF8080X CompactFlash Card 150 μ a high state per socketFigure Attribute Memory Read Timing Diagram Attribute Memory Read TimingConfiguration Register Attribute Memory Write Timing Cycle Time Mode 250 ns 120 ns 100 ns 80 ns Common Memory Read Timing SpecificationMin Max Symbol Common Memory Write Timing Specification Min SymbolI/O Input Read Timing Specification 80X CompactFlash Card10 I/O Output Write Timing Specification Cycle Time Mode 255 ns 120 ns 100 ns 80 nsTrue IDE PIO Mode Read/Write Timing Specification ModeV1.1 True IDE Multiword DMA Mode Read/Write Timing Specification CE2 CE1 Card ConfigurationMultiple Function CompactFlash Storage Cards A10 A8-A4Attribute Memory Function Function ModeCE2 CE1 A10 D15-D8 D7-D0 Table CompactFlash Storage Card Configurations Configuration Option RegisterBase + 00h in Attribute MemoryPin Replacement Register Base + 04h in Attribute Memory Table Pin Replacement Changed Bit/Mask Bit ValuesSocket and Copy Register Base + 06h in Attribute Memory I/O Transfer FunctionCommon Memory Transfer Function True IDE Mode I/O Transfer FunctionTable Pcmcia Mode I/O Function Function CodeV1.1 Table I/O Configurations CF-ATA Drive Register Set Definition and ProtocolI/O Primary and Secondary Address Configurations Table Primary and Secondary I/O DecodingContiguous I/O Mapped Addressing Table Contiguous I/O DecodingMemory Mapped Addressing CF-ATA Registers True IDE Mode AddressingData Register Address 1F0h170hOffset 0,8,9 Error Register Address 1F1h171h Offset 1, 0Dh Read Only Table Data Register AccessSector Number LBA 7-0 Register Address 1F3h173h Offset Feature Register Address 1F1h171h Offset 1, 0Dh Write OnlySector Count Register Address 1F2h172h Offset Cylinder Low LBA 15-8 Register Address 1F4h174h OffsetDevice Control Register Address 3F6h376h Offset Eh Figure Status & Alternate Status RegisterCard Drive Address Register Address 3F7h377h Offset Fh Figure Device Control RegisterCF-ATA Command Description CF-ATA Command Set LBADefinitions Bit Command Check Power Mode 98h or E5hExecute Drive Diagnostic 90h Cyl High Cyl Low Sec Num Sec Cnt FeatureDrive Head LBA Cyl High Erase Sectors C0hFormat Track 50h Sec Num LBA Sec CntIdentify Device Ech Word Default Total Data Field Type InformationBytes Total Data Field Type Information Word 3 Default Number of Heads Word 0 General ConfigurationWord 1 Default Number of Cylinders Word 6 Default Number of Sectors per TrackMultiple Sector Setting Word 49 Capabilities Bit 13 Standby TimerPIO Data Transfer Cycle Timing Mode Total Sectors Addressable in LBA ModeWord 65 Minimum Multiword DMA transfer cycle time Multiword DMA transferWord 64 Advanced PIO transfer modes supported Recommended Multiword DMA transfer cycle timeWords 85-87 Features/command sets enabled Words 82-84 Features/command sets supportedWord 68 Minimum PIO transfer cycle time with Iordy Word 89 Time required for Security erase unit completion Word 91 Advanced power management level valueWord 128 Security Status Bit 8 Security Level Value Maximum PIO mode timing selected Word 160 Power Requirement DescriptionAdditional Requirements for CF Advanced Timing Modes Value Current Multiword DMA timing mode selected Value Maximum Multiword DMA timing mode supportedValue Current PIO timing mode selected Value Maximum Pcmcia IO timing mode SupportedIdle Immediate 95h or E1h Drive Cyl High Cyl Low Sec Num Sec Cnt FeatureIdle 97h or E3h Initialize Drive Parameters 91hRead Buffer E4h Read DMA C8hRead Multiple C4h Read Sectors 20h or 21h Read Verify Sectors 40h or 41hRecalibrate 1Xh Request Sense 03hTable Extended Error Codes Seek 7XhSet Features EFh Table Feature SupportedSet Multiple Mode C6h Set Sleep Mode- 99h or E6h Standby 96h or E2hTranslate Sector 87h Standby Immediate 94h or E0hTableTranslate Sector Information Write Buffer E8h Wear Level F5hWrite DMA CAh Write Multiple Command C5h Write Multiple without Erase CDh Write Sectors 30h or 31hWrite Sectors without Erase 38h Write Verify 3Ch80X CompactFlash Card Error Posting BBK UNC Idnf Abrt Amnf Drdy DWF DSC Corr ERRAddress Data Description of Contents CIS function CIS DescriptionAddress Data 5 4 Description of Contents CIS function Cistplconfig V1.1 MS IR IO RO a Address Data 5 4 3 2 1 Description of Contents CIS function Irqn LS AS NR RO a T