Xilinx 1.8 manual Exampledesign/dualcore, 11Example Design Directory Name Description

Page 27

Dual Core Example Design

R

<component name>/example_design

The example design directory includes the dual core example design ucf, which varies based on the device selected.

Table 3-11:Example Design Directory

Name

Description

 

 

xilinx_dual_*.ucf

Dual core example design ucf. Varies by

 

lane-width, part, and package selected.

 

 

Back to Top

 

example_design/dual_core

The dual core directory contains the top-level and wrapper files for the dual core example design.

Table 3-12:Dual Core Directory

Name

Description

 

 

xilinx_dual_pci_exp_ep.v[hd]

Verilog or VHDL top-level dual core PIO

 

example design file for 8-lane, 4-lane, and

 

1-lane dual cores.

 

 

xilinx_pci_exp_primary_ep.v[hd]

Verilog or VHDL wrapper for the PIO

 

example design for 8-lane, 4-lane, and 1-

 

lane primary core.

 

 

xilinx_pci_exp_secondary_ep.v[hd]

Verilog or VHDL wrapper for the PIO

 

example design for 8-lane, 4-lane, and 1-

 

lane secondary core.

 

 

Back to Top

 

<component name>/simulation

The simulation directory includes the dual core example design simulation files.

Table 3-13:Simulation Directory

Name

Description

 

 

board_dual.v[hd]

Top-level simulation module.

 

 

xilinx_dual_pci_exp_cor_ep.f

List of files comprising the design being

 

tested.

 

 

Back to Top

 

Endpoint Block Plus v1.8 for PCI Express

www.xilinx.com

27

UG343 June 27, 2008

Image 27
Contents UG343 June 27 LogiCORE IP Endpoint Block Plus v1.8 for PCI ExpressDate Version Revision Revision HistoryTable of Contents Appendix Additional Design Considerations Contents About This GuideConventions Preface About This Guide Online DocumentRecommended Design Experience IntroductionAbout the Core System RequirementsCore Additional Core ResourcesTechnical Support FeedbackFeedback DocumentIntroduction Simulation Only Licensing the CoreBefore you Begin License OptionsInstalling Your License File Obtaining Your LicenseLicensing the Core Quickstart Example Design OverviewSimulation Design Overview Quickstart Example Design 1Simulation Example Design Block DiagramImplementation Design Overview Example Design ElementsOverview 3New Project Dialog Box Generating the Core5Endpoint Block Plus Main Screen Generating the CoreSetting up for Simulation Simulating the Example DesignRunning the Simulation Linux Implementing the Example DesignImplementing the Example Design WindowsDirectory Structure and File Contents Project directory Project directory/component nameComponent name/doc 5Implement Directory Name Description Component name/exampledesignComponent name/implement 4Example Design Directory Name Description7Simulation Directory Name Description Implement/resultsComponent name/simulation 6Results Directory Name Description9Functional Directory Name Description Simulation/dsportSimulation/functional 8dsport Directory Name Description10Tests Directory Name Description Dual Core Example DesignSimulation/tests Dual Core Example DesignDual Core Directory Structure and File Contents 13Simulation Directory Name Description Exampledesign/dualcore11Example Design Directory Name Description 12Dual Core Directory Name Description15Implement Directory Name Description 14Functional Directory Name DescriptionDevice/Part Number Package ConstraintsUser Constraints Files Wrapper File UsageAppendix Appendix Additional Design Considerations