![](/images/new-backgrounds/1192266/1922665x1.webp)
CY7C67300
Table 1. Interface Options for GPIO Pins (continued)
GPIO Pins | HPI | IDE | PWM | HSS | SPI | UART | I2C | OTG |
GPIO10 | D10 | D10 |
|
| SCK[1] |
|
|
|
GPIO9 | D9 | D9 |
|
| nSSI[1] |
|
|
|
GPIO8 | D8 | D8 |
|
| MISO[1] |
|
|
|
GPIO7 | D7 | D7 |
|
|
|
|
|
|
GPIO6 | D6 | D6 |
|
|
|
|
|
|
GPIO5 | D5 | D5 |
|
|
|
|
|
|
GPIO4 | D4 | D4 |
|
|
|
|
|
|
GPIO3 | D3 | D3 |
|
|
|
|
|
|
GPIO2 | D2 | D2 |
|
|
|
|
|
|
GPIO1 | D1 | D1 |
|
|
|
|
|
|
GPIO0 | D0 | D0 |
|
|
|
|
|
|
Table 2. Interface Options for External Memory Bus Pins |
|
|
|
| ||||
|
|
|
|
|
|
|
|
|
MEM Pins | HPI | IDE | PWM | HSS | SPI | UART | I2C | OTG |
D15 |
|
|
| CTS[2] |
|
|
|
|
D14 |
|
|
| RTS[2] |
|
|
|
|
D13 |
|
|
| RXD[2] |
|
|
|
|
D12 |
|
|
| TXD[2] |
|
|
|
|
D11 |
|
|
|
| MOSI[2] |
|
|
|
D10 |
|
|
|
| SCK[2] |
|
|
|
D9 |
|
|
|
| nSSI[2] |
|
|
|
D8 |
|
|
|
| MISO[2] |
|
|
|
D[7:0] |
|
|
|
|
|
|
|
|
A[18:0] |
|
|
|
|
|
|
|
|
CONTROL |
|
|
|
|
|
|
|
|
USB Interface
Table 3. USB Port Configuration Options
| Port Configurations | Port 1A | Port 1B |
| Port 2A | Port 2B |
|
OTG | OTG | – |
| – | – |
| |
|
|
|
|
|
|
| |
OTG + 2 Hosts | OTG | – |
| Host | Host |
| |
|
|
|
|
|
|
| |
OTG + 1 Host | OTG | – |
| Host | – |
| |
|
|
|
|
|
|
| |
OTG + 1 Host | OTG | – |
| – | Host |
| |
|
|
|
|
|
|
| |
OTG + 1 Peripheral | OTG | – |
| Peripheral | – |
| |
|
|
|
|
|
|
| |
OTG + 1 Peripheral | OTG | – |
| – | Peripheral |
| |
|
|
|
|
|
|
|
|
4 | Hosts | Host | Host |
| Host | Host |
|
|
|
|
|
|
|
| |
3 | Hosts |
| Any Combination of Ports |
|
| ||
|
|
|
|
|
| ||
2 | Hosts |
| Any Combination of Ports |
|
| ||
|
|
|
|
|
|
| |
1 | Host |
|
| Any Port |
|
| |
|
|
|
|
|
|
| |
Note |
|
|
|
|
|
| |
2. | Alternate interface location. |
|
|
|
|
|
|
Document #: |
|
|
|
| Page 3 of 99 |
[+] Feedback