CY7C67300
Sequence Status (Bit 3)
The Sequence Status bit indicates the state of the last received data toggle from the device. Firmware is responsible for monitoring and handling the sequence status. The Sequence bit is only valid if the ACK bit is set to ‘1’. The Sequence bit is set to ‘0’ when an error is detected in the transaction and the Error bit is set.
1:DATA1
0:DATA0
Timeout Flag (Bit 2)
The Timeout Flag bit indicates if a timeout condition occurred for the last transaction. A timeout condition can occur when a device either takes too long to respond to a USB host request or takes too long to respond with a handshake.
1:Timeout occurred
0:Timeout did not occur
Error Flag (Bit 1)
The Error Flag bit indicates a transaction failed for any reason other than the following: timeout, receiving a NAK, or receiving
Host n PID Register [W]
■Host 1 PID Register 0xC086
■Host 2 PID Register 0xC0A6
Table 53. Host n PID Register
a STALL. Overflow and Underflow are not considered errors and do not affect this bit. CRC5 and CRC16 errors result in an Error flag along with receiving incorrect packet types.
1:Error detected
0:No error detected
ACK Flag (Bit 0)
The ACK Flag bit indicates two different conditions depending on the transfer type. For
1:For
0:For
Bit # | 15 | 14 | 13 | 12 |
| 11 | 10 | 9 | 8 |
Field |
|
|
|
| Reserved |
|
|
| |
Read/Write | - | - | - | - |
| - | - | - | - |
Default | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 |
|
|
|
|
|
|
|
|
|
|
Bit # | 7 | 6 |
| 5 | 4 | 3 | 2 | 1 | 0 |
Field |
| PID Select |
|
|
| Endpoint Select |
| ||
Read/Write | W | W |
| W | W | W | W | W | W |
Default | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 |
|
|
|
|
|
|
|
|
|
|
Document #: | Page 32 of 99 |
[+] Feedback