Cypress CY7C68033 manual NX2LP-Flex Pin Descriptions 56 QFN Default Pin, Nand, Type, Number Usage

Page 14

CY7C68033/CY7C68034

Table 8. NX2LP-Flex Pin Descriptions [6]

56 QFN

Default Pin

NAND

Pin

Default

Description

Pin

Name

Firmware

Type

State

Number

Usage

 

 

 

 

 

9

DMINUS

N/A

I/O/Z

Z

USB D– Signal. Connect to the USB D– signal.

8

DPLUS

N/A

I/O/Z

Z

USB D+ Signal. Connect to the USB D+ signal.

 

 

 

 

 

 

42

RESET#

N/A

Input

N/A

Active LOW Reset. Resets the entire chip. See section ”Reset and

 

 

 

 

 

Wakeup” on page 7 for more details.

5

XTALIN

N/A

Input

N/A

Crystal Input. Connect this signal to a 24-MHz parallel-resonant,

 

 

 

 

 

fundamental mode crystal and load capacitor to GND.

 

 

 

 

 

It is also correct to drive XTALIN with an external 24-MHz square

 

 

 

 

 

wave derived from another clock source. When driving from an

 

 

 

 

 

external source, the driving signal should be a 3.3V square wave.

4

XTALOUT

N/A

Output

N/A

Crystal Output. Connect this signal to a 24-MHz parallel-resonant,

 

 

 

 

 

fundamental mode crystal and load capacitor to GND.

 

 

 

 

 

If an external clock is used to drive XTALIN, leave this pin open.

54

GPIO9

GPIO9

O/Z

12 MHz

GPIO9 is a bidirectional IO port pin.

 

 

 

 

 

 

1

RDY0 or

R_B1#

Input

N/A

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

SLRD

 

 

 

RDY0 is a GPIF input signal.

 

 

 

 

 

SLRD is the input-only read strobe with programmable polarity

 

 

 

 

 

(FIFOPINPOLAR[3]) for the slave FIFOs connected to FD[7:0] or

 

 

 

 

 

FD[15:0].

 

 

 

 

 

R_B1# is a NAND Ready/Busy input signal.

2

RDY1 or

R_B2#

Input

N/A

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

SLWR

 

 

 

RDY1 is a GPIF input signal.

 

 

 

 

 

SLWR is the input-only write strobe with programmable polarity

 

 

 

 

 

(FIFOPINPOLAR[2]) for the slave FIFOs connected to FD[7:0] or

 

 

 

 

 

FD[15:0].

 

 

 

 

 

R_B2# is a NAND Ready/Busy input signal.

29

CTL0 or

WE#

O/Z

H

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

FLAGA

 

 

 

CTL0 is a GPIF control output.

 

 

 

 

 

FLAGA is a programmable slave-FIFO output status flag signal.

 

 

 

 

 

Defaults to programmable for the FIFO selected by the

 

 

 

 

 

FIFOADR[1:0] pins.

 

 

 

 

 

WE# is the NAND write enable output signal.

30

CTL1 or

RE0#

O/Z

H

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

FLAGB

 

 

 

CTL1 is a GPIF control output.

 

 

 

 

 

FLAGB is a programmable slave-FIFO output status flag signal.

 

 

 

 

 

Defaults to FULL for the FIFO selected by the FIFOADR[1:0] pins.

 

 

 

 

 

RE0# is a NAND read enable output signal.

31

CTL2 or

RE1#

O/Z

H

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

FLAGC

 

 

 

CTL2 is a GPIF control output.

 

 

 

 

 

FLAGC is a programmable slave-FIFO output status flag signal.

 

 

 

 

 

Defaults to EMPTY for the FIFO selected by the FIFOADR[1:0] pins.

 

 

 

 

 

RE1# is a NAND read enable output signal.

Note

6.Unused inputs should not be left floating. Tie either HIGH or LOW as appropriate. Outputs should only be pulled up or down to ensure signals at power-up and in standby. Note also that no pins should be driven while the device is powered down.

Document #: 001-04247 Rev. *D

Page 14 of 33

[+] Feedback

Image 14
Contents CY7C68034 Only Silicon Features CY7C68033/CY7C68034 Silicon FeaturesBlock Diagram CY7C68033 Only Silicon FeaturesApplications Default Nand Firmware FeaturesOverview Clock Frequency USB Signaling SpeedFunctional Overview Special Function RegistersMpage INT4CLR OEA IOA IOB IOC IODPSW ACC Exif INT2CLR IOE SBUF1 OEB DPL1 OEC DPH1 OED DPS OEEDefault Silicon ID Values Default Silicon ID Values Default VID/PID/DIDBus-powered Applications ReNumerationPriority INT2VEC Value Source INT2 USB InterruptsUSB Interrupt Table for INT2 FIFO/GPIF Interrupt INT4Reset and Wakeup Reset PinRegister Addresses Reset Timing Values ConditionProgram/Data RAM Default Full-Speed Alternate Settings2 Endpoint RAMGpif Default High-Speed Alternate Settings2External Fifo Interface I2C Controller Autopointer AccessECC Generation5 Feature programmable polarity Pin AssignmentsCY7C68033/CY7C68034 Nand NX2LP-Flex Pin Descriptions 56 QFN Default PinPin Default Description Name TypePort a Port B Port DPower and Ground GroundRegister Summary NX2LP-Flex Register SummaryRegister can only be reset, it cannot be set Nakirq EP0CS E6CD Flowstbperiod SEL Absolute Maximum Ratings Operating ConditionsUSB Transceiver DC CharacteristicsAC Electrical Characteristics Slave Fifo Asynchronous Read Slave Fifo Asynchronous WriteSlave Fifo Address to Flags/Data Slave Fifo Output EnableSlave Fifo Asynchronous Packet End Strobe Sequence Diagram of a Single and Burst Asynchronous Read FIFOADR10 to SLRD/SLWR/PKTEND Setup TimeRD/WR/PKTEND to FIFOADR10 Hold Time Sequence Diagram Slave Fifo Asynchronous AddressSequence Diagram of a Single and Burst Asynchronous Write Slave Fifo Asynchronous Write Sequence and Timing Diagram13Package Diagram Ordering InformationPCB Layout Recommendations16 Quad Flat Package No Leads QFN Package Design NotesPlot of the Solder Mask White Area REV ECN no Issue Date Orig. Description of ChangeDocument History